## SY89859U



# Precision Low-Power 8:1 MUX with Internal Termination and 1:2 LVPECL Fanout Buffer

### **General Description**

The SY89859U is a low jitter, low-power, high-speed 8:1 multiplexer with a 1:2 differential fanout buffer optimized for precision telecom and enterprise server distribution applications. The SY89859U distributes clock frequencies from DC to >2.5GHz, and data rates to 2.5Gbps guaranteed over temperature and voltage.

The SY89859U differential input includes Micrel's unique, 3-pin input termination architecture that directly interfaces to any differential signal (AC- or DC-coupled) as small as 100mV (200mVpp) without level shifting or termination resistor networks in the signal path. The outputs are 800mV, 100K-compatible LVPECL with extremely fast rise/fall time guaranteed to be less than 180ps.

The SY89859U features a patent-pending isolation design that significantly improves on channel-to-channel crosstalk-induced jitter performance.

The SY89859U operates from a 2.5V  $\pm$ 5% or 3.3V  $\pm$ 10% supply and is guaranteed over the full industrial temperature range of -40°C to +85°C. The SY89859U is part of Micrel's high-speed, Precision Edge® product line.

All support documentation can be found on Micrel's web site at: <a href="https://www.micrel.com">www.micrel.com</a>.



#### **Features**

- Selects between 1 of 8 inputs, and provides 2 precision, low skew 100K-compatible LVPECL output copies
- Low power: 150mW typ. (2.5V)
- Guaranteed AC performance over temperature and voltage:
  - DC to >2.5Gbps
  - DC to >2.5GHz
  - <690ps propagation delay</li>
  - <180ps t<sub>r</sub>/t<sub>f</sub> time
  - <20ps skew (output-to-output)</p>
- Unique, patent-pending channel-to-channel isolation design provides superior crosstalk performance
- Ultra-low jitter design:
  - <1ps<sub>RMS</sub> random jitter
  - <10ps<sub>PP</sub> deterministic jitter
  - <10ps<sub>PP</sub> total jitter (clock)
  - <1ps<sub>RMS</sub> cycle-to-cycle jitter
  - <0.7ps<sub>RMS</sub> crosstalk-induced jitter
- Unique, patented input termination and VT pin accepts DC- and AC-coupled inputs (CML, PECL, LVDS)
- Power supply 2.5V ±5% or 3.3V ±10%
- -40℃ to +85℃ industrial temperature range
- Available in 44-pin (7mm x 7mm) QFN package

### **Applications**

- Data communication systems
- All SONET/SDH data/clock applications
- All Fibre Channel applications
- All Gigabit Ethernet applications

Precision Edge is a registered trademark of Micrel, Inc.

December 2007

Micrel Inc. • 2180 Fortune Drive • San Jose, CA 95131 • USA • tel +1 (408) 944-0800 • fax + 1 (408) 474-1000 • http://www.micrel.com

## **Functional Block Diagram**



## Ordering Information<sup>(1)</sup>

| Part Number                 | Package Type | Operating<br>Range | Package Marking                          | Lead<br>Finish      |
|-----------------------------|--------------|--------------------|------------------------------------------|---------------------|
| SY89859UMY                  | QFN-44       | Industrial         | SY89859U with Pb-Free bar-line indicator | Matte-Sn<br>Pb-Free |
| SY89859UMYTR <sup>(2)</sup> | QFN-44       | Industrial         | SY89859U with Pb-Free bar-line indicator | Matte-Sn<br>Pb-Free |

#### Notes:

- 1. Contact factory for die availability. Dice are guaranteed at  $T_A = 25$ °C, DC Electricals only.
- 2. Tape and Reel.

## **Pin Configuration**



### **Truth Table**

| SEL2 | SEL1 | SEL0 | Q   | /Q   |
|------|------|------|-----|------|
| L    | L    | L    | IN0 | /INO |
| L    | L    | Н    | IN1 | /IN1 |
| L    | Н    | L    | IN2 | /IN2 |
| L    | Н    | Н    | IN3 | /IN3 |
| Н    | L    | L    | IN4 | /IN4 |
| Н    | L    | Н    | IN5 | /IN5 |
| Н    | Н    | L    | IN6 | /IN6 |
| Н    | Н    | Н    | IN7 | /IN7 |

## **Pin Description**

| Pin Number                                                              | Pin Name                                                                                             | Pin Function                                                                                                                                                                                                                                                                                                                                                                              |
|-------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 20, 18<br>16, 14<br>13, 11<br>9, 7<br>5, 3<br>1, 43<br>42, 40<br>38, 36 | INO, /INO<br>IN1, /IN1<br>IN2, /IN2<br>IN3, /IN3<br>IN4, /IN4<br>IN5, /IN5<br>IN6, /IN6<br>IN7, /IN7 | Differential Inputs: These input pairs are the differential signal inputs to the device. Inputs accept AC- or DC-coupled signals as small as 100mV (200mVpp). Each pin of a pair internally terminates to a VT pin through 50 Ω. Note that these inputs will default to an indeterminate state if left open. Please refer to the "Input Interface Applications" section for more details. |
| 19, 15<br>12, 8<br>4, 44<br>41, 37                                      | VT0, VT1<br>VT2, VT3<br>VT4, VT5<br>VT6, VT7                                                         | Input Termination Center-Tap: Each side of the differential input pair terminates to a VT pin. The VT pins provide a center-tap to a termination network for maximum interface flexibility. See "Input Interface Applications" section for more details. For a CML or LVDS inputs, the VT pin is left floating.                                                                           |
| 17<br>10<br>2<br>39                                                     | VREF-AC0<br>VREF-AC1<br>VREF-AC2<br>VREF-AC3                                                         | Reference Voltage: These outputs bias to $V_{CC}$ –1.2V. They are used when AC coupling the inputs (IN, /IN). For AC-coupled applications, connect VREF-AC to the VT pin and bypass with a 0.01 $\mu$ F low ESR capacitor to VCC. See "Input Interface Applications" section for more details.                                                                                            |
| 21<br>22<br>35                                                          | SEL0<br>SEL1<br>SEL2                                                                                 | The single-ended TTL/CMOS-compatible inputs select the inputs to the multiplexer. Note that this input is internally connected to a $25k\Omega$ pull-up resistor and will default to a logic HIGH state if left open. The threshold voltage is $V_{TH} = V_{CC}/2$ .                                                                                                                      |
| 24, 27, 29, 32                                                          | VCC                                                                                                  | Positive Power Supply. Bypass with 0.1μF  0.01μF low ESR capacitors and place as close to each VCC pin as possible.                                                                                                                                                                                                                                                                       |
| 25, 26<br>30, 31                                                        | Q0, /Q0<br>Q1, /Q1                                                                                   | Differential Outputs: These 100K-compatible LVPECL output pairs are the outputs of the device. Unused output pairs may be left open. Each output is designed to drive 800mV into $50\Omega$ terminated to $V_{CC}$ –2V.                                                                                                                                                                   |
| 23, 28, 33                                                              | GND<br>Exposed Pad                                                                                   | Ground. GND and exposed pad must both be connected to the same ground plane.                                                                                                                                                                                                                                                                                                              |

## **Absolute Maximum Ratings**(1)

## Operating Ratings<sup>(2)</sup>

| +3.0V to +3.6\ |
|----------------|
| –40℃ to +85℃   |
| –40℃ to +85℃   |
|                |
| 24℃/W          |
|                |
| 12℃/W          |
|                |

## DC Electrical Characteristics<sup>(4)</sup>

 $T_A = -40$ °C to +85°C, unless otherwise stated.

| Symbol               | Parameter                                   | Condition                     | Min                  | Тур                  | Max                  | Units |
|----------------------|---------------------------------------------|-------------------------------|----------------------|----------------------|----------------------|-------|
| V <sub>CC</sub>      | Power Supply                                |                               | 2.375                | 2.5                  | 2.625                | V     |
|                      |                                             |                               | 3.0                  | 3.3                  | 3.6                  | V     |
| Icc                  | Power Supply Current                        | No load, max. V <sub>CC</sub> |                      | 60                   | 85                   | mA    |
| R <sub>IN</sub>      | Input Resistance (IN-to-V <sub>T</sub> )    |                               | 45                   | 50                   | 55                   | Ω     |
| R <sub>DIFF_IN</sub> | Differential Input Resistance (IN-to-/IN)   |                               | 90                   | 100                  | 110                  | Ω     |
| V <sub>IH</sub>      | Input High Voltage<br>(IN, /IN)             | Note 5                        | V <sub>CC</sub> -1.6 |                      | V <sub>CC</sub>      | V     |
| VIL                  | Input Low Voltage<br>(IN, /IN)              |                               | 0                    |                      | V <sub>IH</sub> -0.1 | V     |
| V <sub>IN</sub>      | Input Voltage Swing (IN, /IN)               | See Figure 1a.                | 0.1                  |                      | 1.7                  | V     |
| $V_{DIFF\_IN}$       | Differential Input Voltage Swing  IN-to-/IN | See Figure 1b.                | 0.2                  |                      |                      | V     |
| $V_{T\_IN}$          | IN-to-V <sub>T</sub><br>(IN, /IN)           |                               |                      |                      | 1.28                 | V     |
| V <sub>REF-AC</sub>  | Output Reference Voltage                    |                               | V <sub>CC</sub> -1.3 | V <sub>CC</sub> -1.2 | V <sub>CC</sub> -1.1 | V     |

#### Notes:

- Permanent device damage may occur if absolute maximum ratings are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this data sheet. Exposure to absolute maximum ratings conditions for extended periods may affect device reliability.
- 2. The data sheet limits are not guaranteed if the device is operated beyond the operating ratings.
- 3. Package thermal resistance assumes exposed pad is soldered (or equivalent) to the devices most negative potential on the PCB.  $\theta_{JA}$  and  $\Psi_{JB}$  values are determined for a 4-layer board in still-air, unless otherwise stated.
- 4. The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established.
- 5. V<sub>IH</sub> (min) not lower than 1.2V.

## 100K LVPECL Output DC Electrical Characteristics<sup>(6)</sup>

 $V_{CC}$  = +2.5V ±5% or 3.3V ±10%,  $R_L$  = 50 $\Omega$  to  $V_{CC}$ -2V;  $T_A$  = -40 $\Omega$  to +85 $\Omega$ , unless otherwise stated.

| Symbol                | Parameter                         | Condition      | Min                    | Тур  | Max                    | Units |
|-----------------------|-----------------------------------|----------------|------------------------|------|------------------------|-------|
| V <sub>OH</sub>       | Output HIGH Voltage (Q, /Q)       |                | V <sub>CC</sub> -1.145 |      | V <sub>CC</sub> -0.895 | V     |
| V <sub>OL</sub>       | Output LOW Voltage (Q, /Q)        |                | V <sub>CC</sub> -1.945 |      | V <sub>CC</sub> -1.695 | V     |
| V <sub>OUT</sub>      | Output Differential Swing         | See Figure 1a. | 550                    | 800  |                        | mV    |
| V <sub>DIFF_OUT</sub> | Differential Output Voltage Swing | See Figure 1b. | 1100                   | 1600 |                        | mV    |

## LVTTL/CMOS DC Electrical Characteristics<sup>(6)</sup>

 $V_{CC}$  = +2.5V ±5% or 3.3V ±10%;  $T_A$  = -40°C to +85°C, unless otherwise stated.

| Symbol          | Parameter          | Condition                                           | Min  | Тур | Max | Units |
|-----------------|--------------------|-----------------------------------------------------|------|-----|-----|-------|
| V <sub>IH</sub> | Input HIGH Voltage |                                                     | 2.0  |     |     | V     |
| V <sub>IL</sub> | Input LOW Voltage  |                                                     |      |     | 0.8 | V     |
| I <sub>IH</sub> | Input HIGH Current | I <sub>IH</sub> @ V <sub>IN</sub> = V <sub>CC</sub> | -125 |     | 40  | μA    |
| I <sub>IL</sub> | Input LOW Current  | I <sub>IL</sub> @ V <sub>IN</sub> = 0.5V            | -300 |     |     | μA    |

#### Note:

<sup>6.</sup> The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established.

## AC Electrical Characteristics<sup>(7)</sup>

 $V_{CC}$  = +2.5V ±5% or 3.3V ±10%;  $V_{IN}$  ≥100mV (200mVpp);  $R_L$  = 50 $\Omega$  to  $V_{CC}$ -2V;  $T_A$  = -40 $\Omega$  to +85 $\Omega$ , unless otherwise stated.

| Symbol                          | Parameter                                 | Condition             | Min | Тур | Max | Units             |
|---------------------------------|-------------------------------------------|-----------------------|-----|-----|-----|-------------------|
| 4                               | Maximum Operating Frequency               |                       | 2.5 |     |     | Gbps              |
| f <sub>MAX</sub>                |                                           |                       | 2.5 | 3.5 |     | GHz               |
|                                 | Differential Propagation Delay            |                       |     |     |     |                   |
| $t_{pd}$                        | IN-to-Q                                   |                       | 360 | 475 | 640 | ps                |
|                                 | SEL-to-Q                                  |                       | 200 | 600 | 850 | ps                |
| t <sub>pd</sub>                 | Differential Propagation Delay            | IN-to-Q               |     | 300 |     | fs/°C             |
| Tempco                          | Temperature Coefficient                   | SEL-to-Q              |     | 400 |     | 15/ C             |
| +                               | Output-to-Output Skew                     | Note 8                | 5   |     | 20  | ps                |
| t <sub>SKEW</sub>               | Part-to-Part Skew                         | Note 9                |     |     | 200 | ps                |
|                                 | Data                                      |                       |     |     |     |                   |
|                                 | Random Jitter (RJ)                        | Note 10               |     |     | 1   | ps <sub>RMS</sub> |
|                                 | Deterministic Jitter (DJ)                 | Note 11               |     |     | 10  | PSPP              |
| $t_{JITTER}$                    | Clock                                     |                       |     |     |     |                   |
|                                 | Cycle-to-Cycle Jitter                     | Note 12               |     |     | 1   | ps <sub>RMS</sub> |
|                                 | Total Jitter (TJ)                         | Note 13               |     |     | 10  | PSPP              |
|                                 | Adjacent Channel Crosstalk-induced Jitter | Note 14               |     |     | 0.7 | ps <sub>RMS</sub> |
| t <sub>r</sub> , t <sub>f</sub> | Output Rise/Fall Time (20% to 80%)        | At full output swing. | 50  | 110 | 180 | ps                |

#### Notes:

- 7. High-frequency AC-parameters are guaranteed by design and characterization.
- 8. Output-to-output skew is measured between two different outputs under identical input transitions.
- 9. Part-to-part skew is defined for two parts with identical power supply voltages at the same temperature and with no skew of the edges at the respective inputs.
- 10. Random jitter is measured with a K28.7 character pattern, measured at <f<sub>MAX</sub>.
- 11. Deterministic jitter is measured at 2.5Gbps with both K28.5 and 2<sup>23</sup>–1 PRBS pattern.
- 12. Cycle-to-cycle jitter definition: the variation of periods between adjacent cycles, T<sub>n</sub> T<sub>n-1</sub> where T is the time between rising edges of the output signal.
- 13. Total jitter definition: with an ideal clock input of frequency <f<sub>MAX</sub>, no more than one output edge in 10<sup>12</sup> output edges will deviate by more than the specified peak-to-peak jitter value.
- 14. Crosstalk-induced jitter is defined as the added jitter that results from signals applied to two adjacent channels. It is measured at the output while applying two similar, differential clock frequencies that are asynchronous with respect to each other at the inputs.

## Single-Ended and Differential Swings



Figure 1a. Single-Ended Voltage Swing



Figure 1b. Differential Voltage Swing

## **Typical Operating Characteristics**

 $V_{CC}$  = 3.3V, GND = 0,  $V_{IN}$  = 100mV (200mVpp),  $R_L$  = 50 $\Omega$  to  $V_{CC}$ -2V;  $T_A$  = 25 $\Omega$ , unless otherwise stated.







### **Functional Characteristics**

 $V_{CC}$  = 3.3V, GND = 0,  $V_{IN}$  = 100mV (200mVpp),  $R_L$  = 50 $\Omega$  to  $V_{CC}$ -2V;  $T_A$  = 25 $^{\circ}$ C, unless otherwise stated.





## **Input and Output Stages**



Figure 2a. Simplified Differential Input Stage



Figure 2b. Simplified LVPECL Output Stage

### **Input Interface Applications**



Figure 3a. LVPECL Interface (DC-Coupled)



Figure 3b. LVPECL Interface (AC-Coupled)



Option: may connect V<sub>T</sub> to V<sub>CC</sub>

Figure 3c. CML Interface (DC-Coupled)



Figure 3d. CML Interface (AC-Coupled)



Figure 3e. LVDS Interface

### **LVPECL Output Interface Applications**

LVPECL has high input impedance, very low output (open emitter) impedance, and small signal swing which result in low EMI. LVPECL is ideal for driving  $50\Omega$ - and  $100\Omega$ -controlled impedance transmission lines. There are several techniques for terminating

the LVPECL output including: Parallel Termination-Thevenin Equivalent, Parallel Termination (3-Resistor), and AC-Coupled Termination. Unused output pairs may be left floating. However, singleended outputs must be terminated, or balanced.



Figure 4a. Parallel Thevenin-Equivalent Termination



Figure 4b. Parallel Termination (3-Resistor)

Note:

For 2.5V system, R1 =  $250\Omega$ , R2 =  $62.5\Omega$ .

#### Note:

For 2.5V system, Rb =  $19\Omega$ .

### **Related Product and Support Documentation**

| Part Number   | Function                                                                                   | Data Sheet Link                                            |
|---------------|--------------------------------------------------------------------------------------------|------------------------------------------------------------|
| SY58037U      | Ultra Precision 8:1 MUX with Internal Termination and 1:2 CML Fanout Buffer                | http://www.micrel.com/product-info/products/sy58037u.shtml |
| SY58038U      | Ultra Precision 8:1 MUX with Internal Termination and 1:2 LVPECL Fanout Buffer             | http://www.micrel.com/product-info/products/sy58038u.shtml |
| SY58039U      | Ultra Precision 8:1 MUX with Internal<br>Termination and 1:2 400mV LVPECL Fanout<br>Buffer | http://www.micrel.com/product-info/products/sy58039u.shtml |
| HBW Solutions | New Products and Applications                                                              | www.micrel.com/product-info/products/solutions.shtml       |

### **Package Information**



#### NOTES:

- 1. DIMENSIONING AND TOLERANCING CONFORM TO ASME Y14.5M. 1994.
- 2. ALL DIMENSIONS ARE IN MILLIMETERS, O IS IN DEGREES. 3. N IS THE TOTAL NUMBER OF TERMINALS.
- DIMENSION & APPLIES TO METALLIZED TERMINAL AND IS MEASURED BETWEEN 0.15 AND O.30mm from terminal tip. If the terminal and 13 measured between 0.15 and
  0.30mm from terminal tip. If the terminal has the optional radius on the other
  END of the terminal, the dimension b should not be measured in that radius area,
  ND and ne refer to the number of terminals on each d and e side respectively,
  6. Max. Package warpage is 0.05 mm.
  7. Maximum allowable burrs is 0.076 mm in all directions.

  Determination of the divided of the supplies of the side of the si

- PIN #1 ID ON TOP WILL BE LASER MARKED.
- igtriangle bilateral coplanarity zone applies to the exposed heat sink slug as well as the TERMINALS.

  10. THIS DRAWING CONFORMES TO JEDEC REGISTERED OUTLINE MO-220



SIDE VIEW





EVEN TERMINAL/SIDE ODD TERMINAL/SIDE DETAIL "A"

DIMENSIONS 0.60 0.18 0.25 0.30 3.20 3.30 3.40 3,30 3,40 7.00 BSC 0.85 Κ 0.20 MIN

44-Pin QFN (QFN-44)



PCB Thermal Consideration for 44-Pin QFN™ Package (Always solder, or equivalent, the exposed pad to the PCB)

#### **Package Notes:**

- Package meets Level 2 qualification. 1.
- All parts are dry-packaged before shipment.
- Exposed pads must be soldered to a ground for proper thermal management.

#### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA

TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http://www.micrel.com

The information furnished by Micrel in this data sheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use. Micrel reserves the right to change circuitry and specifications at any time without notification to the customer.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2005 Micrel, Incorporated.