### SY88232L/AL



# 2.5Gbps Laser Diode Driver with Integrated Limiting Amplifier

### **General Description**

The SY88232L is a single supply 3.3V integrated laser driver and post amplifier for telecom/datacom applications with data rates from 155Mbps up to 2.5Gbps. The driver can deliver modulation current up to 85mA, and provides a high compliance voltage that makes it suitable for high-current operation with the laser DC-coupled to it. The post amplifier can detect signals with amplitude as low as  $5mV_{PP}$ .

The SY88232AL is a version of the SY88232L without  $50\Omega$  termination resistors at the inputs of the driver and the post amplifier. The SY88232AL is to be used specially in SFF modules mounted on mother boards which have preinstalled terminations. Removing post amplifier input terminations will allow for receiver gain control.

All support documentation can be found on Micrel's web site at: www.micrel.com.

### **Features**

- 2.4V minimum laser compliance voltage
- Operation up to 2.5Gbps
- Integrated APC circuit
- Modulation current up to 85mA
- · Bias current up to 70mA
- · Bias, Modulation, and power monitoring
- High input sensitivity post amplifier, 5mV<sub>PP</sub>
- Programmable LOS level
- Available in 32-pin (5mm x 5mm) QFN package

### **Applications**

 Multi-rate burst mode applications: A-PON, B-PON, G-PON, E-PON, GE-PON

## **Typical Application**



Micrel Inc. • 2180 Fortune Drive • San Jose, CA 95131 • USA • tel +1 (408) 944-0800 • fax + 1 (408) 474-1000 • http://www.micrel.com

# Ordering Information<sup>(1)</sup>

| Part Number                  | Voltage | Temperature<br>Range | Package Type | Package Marking                             | Lead<br>Finish    |
|------------------------------|---------|----------------------|--------------|---------------------------------------------|-------------------|
| SY88232LMG                   | 3.3V    | –40°to +85℃          | QFN-32       | SY88232L with<br>Pb-Free bar-line indicator | NiPdAu<br>Pb-Free |
| SY88232LMGTR <sup>(2)</sup>  | 3.3V    | –40°to +85℃          | QFN-32       | SY88232L with<br>Pb-Free bar-line indicator | NiPdAu<br>Pb-Free |
| SY88232ALMG                  | 3.3V    | –40°to +85℃          | QFN-32       | SY88232A with<br>Pb-Free bar-line indicator | NiPdAu<br>Pb-Free |
| SY88232ALMGTR <sup>(2)</sup> | 3.3V    | –40°to +85℃          | QFN-32       | SY88232A with<br>Pb-Free bar-line indicator | NiPdAu<br>Pb-Free |

- 1. Contact factory for die availability. Dice are guaranteed at  $T_A = +25$ °C, DC Electricals only.
- 2. Tape and Reel.

# **Pin Configuration**



32-Pin QFN

## **Pin Description**

| Pin Number | Pin Name   | Pin Function                                                                                                                                                                                                                                                              |
|------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | LOS/SD_SEL | LOS or SD selection, TTL input. Set high, connect to VCC, or leave open to select LOS. Set low or connect to GND to select SD.                                                                                                                                            |
| 2          | LOSLVL     | Loss-of-Signal Level Set. A resistor from this pin to $V_{CC}$ sets the threshold for the data input amplitude at which LOS will be asserted.                                                                                                                             |
| 3          | LOS/SD     | Loss-of-Signal (LOS selected): asserts high when the data input amplitude falls below the threshold set by LOS <sub>LVL</sub> .                                                                                                                                           |
|            |            | Signal Detect (SD selected): asserts low when the data input amplitude falls below the threshold set by LOS <sub>LVL</sub> .                                                                                                                                              |
| 4          | JAM        | Active low TTL/CMOS. Internally pulled-up with $75k\Omega$ . Connect to GND or apply a low level signal (<0.8 V) to enable the post amp output. Can be shorted to LOS/SD (pin 3) to create a squelch function. The polarity of this input follows the polarity of LOS/SD. |
| 6          | DIN+       | SY88232L: Driver Non-inverting input data. Internally terminated with $50\Omega$ to a reference voltage.                                                                                                                                                                  |
|            |            | SY88232AL: Driver Non-inverting input data. No internal termination.                                                                                                                                                                                                      |
| 7          | DIN-       | SY88232L: Driver inverting input data. Internally terminated with 50 $\Omega$ to a reference voltage.                                                                                                                                                                     |
|            |            | SY88232AL: Driver inverting input data. No internal termination.                                                                                                                                                                                                          |
| 9          | /TXDIS     | Transmitter Complementary Fast Disable. TTL input. The transmitter is enabled when this pin is asserted High or left open and disabled when this pin is asserted Low. A $6.3k\Omega$ resistor must be installed between pin 10 and GND if /TXDIS is used as TTL input.    |
| 10         | TXDIS      | Transmitter Fast Disable. TTL Input. The transmitter is enabled when this pin is asserted Low and disabled when this pin is asserted High or left open. A $6.3 \mathrm{k}\Omega$ resistor must be installed between pins 9 and GND if TXDIS is used as TTL input.         |
| 11         | /TXEN      | Active low TTL/CMOS. Internally pulled-up. Pull-down with a $22k\Omega$ or lower resistance or apply a low level signal (<0.8V) to enable bias and modulation. Keep floating or apply a high level (>2V) to disable.                                                      |

# Pin Description (continued)

| Pin Number                                                                      | Pin Name | Pin Function                                                                                                                                                                                                                                                                                                                                                                |
|---------------------------------------------------------------------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 12                                                                              | APCSET   | Bias current setting and control. The bias current is set by installing an external resistor from this pin to ground or using a current source. Connect a $50k\Omega$ resistor to GND for open loop operation.                                                                                                                                                              |
| 13                                                                              | MODSET   | Modulation current setting and control. The modulation current is set by installing an external resistor from this pin to ground or using a current source.                                                                                                                                                                                                                 |
| 14                                                                              | BIASMAX  | Install a resistor between this pin and GND to set the maximum bias current for the closed loop operation. The APC loop controls the bias current up to the level of BIASMAX. When the bias current reaches the maximum value set through this pin, the driver continues to sink a current equal to this maximum. For open loop operations, this pin sets the bias current. |
| 15                                                                              | MODMON   | Modulation Current Monitor. Provides a current, which represents 1/100 of the modulation current. Install a resistor between this pin and GND to convert that current to a voltage proportional to the modulation current.                                                                                                                                                  |
| 18 MOD- Inverted modulation current output. Provides modulation current when in |          | Inverted modulation current output. Provides modulation current when input data is negative.                                                                                                                                                                                                                                                                                |
| 19                                                                              | MOD+     | Non-inverted modulation current output. Provides modulation current when input data is positive.                                                                                                                                                                                                                                                                            |
| 21                                                                              | BIAS     | Bias current output, sources current when /TXDIS is high. Connect to the cathode of the laser through a resistor.                                                                                                                                                                                                                                                           |
| 22                                                                              | MD       | Input from the laser monitoring photodiode. Connect to the anode of the laser photodiode for APC operation.                                                                                                                                                                                                                                                                 |
| 23                                                                              | BIASMON  | Bias Monitor. Provides a current, which represents 1/50 of the bias current. Install a resistor between this pin and GND to convert that current to a voltage.                                                                                                                                                                                                              |
| 24                                                                              | RSSI     | Received Signal Strength Indicator. Install a resistor from this pin to GND to get a voltage proportional to the received signal.                                                                                                                                                                                                                                           |
| 25                                                                              | APCFAULT | Indicates APC failure when High. Active High TTL/CMOS. Use a 10kΩ Pull up.                                                                                                                                                                                                                                                                                                  |
| 27                                                                              | RIN+     | <b>SY88232L:</b> Post amplifier Non-inverting input data. Internally terminated with $50\Omega$ to a reference voltage.                                                                                                                                                                                                                                                     |
|                                                                                 |          | SY88232AL: Post amplifier Non-inverting input data. No internal termination.                                                                                                                                                                                                                                                                                                |
| 28                                                                              | RIN-     | <b>SY88232L:</b> Driver inverting input data. Internally terminated with $50\Omega$ to a reference voltage.                                                                                                                                                                                                                                                                 |
|                                                                                 |          | SY88232AL: Driver inverting input data. No internal termination.                                                                                                                                                                                                                                                                                                            |
| 30                                                                              | ROUT-    | Post Amplifier Complementary CML data output.                                                                                                                                                                                                                                                                                                                               |
| 31                                                                              | ROUT+    | Post Amplifier true CML data output.                                                                                                                                                                                                                                                                                                                                        |
| 5, 8, 16, 24, 29                                                                | GND      | Ground. Ground and exposed pad must be connected to the plane of the most negative potential.                                                                                                                                                                                                                                                                               |
| 17, 20, 32                                                                      |          | Supply Voltage. Bypass with a $0.1\mu F//0.01\mu F$ low ESR capacitor as close to VCC pin as possible.                                                                                                                                                                                                                                                                      |

### **Truth Tables**

| DIN+ | DIN- | /TXEN | MOD+ <sup>(2)</sup> | MOD- | Laser<br>Output<br>Power <sup>(3)</sup> |
|------|------|-------|---------------------|------|-----------------------------------------|
| L    | Н    | L     | Н                   | L    | L                                       |
| Н    | L    | L     | L                   | Н    | Н                                       |
| Х    | Х    | Х     | Н                   | L    | L                                       |

Table 1. Modulation Output Truth Table  $^{(1,3)}$ 

| /TXEN | BIAS |
|-------|------|
| L     | ON   |
| L     | OFF  |
| Н     | OFF  |

Table 2. BIAS Output Truth Table<sup>(1)</sup>

- 1. Assuming /TXDIS = H and a  $6.3k\Omega$  resistor installed between TXDIS and GND or TXDIS = L and a  $6.3k\Omega$  resistor installed between /TXDIS and GND
- 2.  $I_{MOD} = 0$  when MOD+ = H.
- 3. Assuming that the cathode of the laser is connected to MOD+.

| LOS/SD_SEL | Function<br>Selected | JAM | Output   |
|------------|----------------------|-----|----------|
| Н          | LOS                  | L   | Enabled  |
| Н          | LOS                  | Н   | Disabled |
| L          | SD                   | L   | Disabled |
| L          | SD                   | Н   | Enabled  |

**Table 3. Post Amp Output Truth Table** 

# Absolute Maximum Ratings<sup>(1)</sup>

### 

# Operating Ratings<sup>(2)</sup>

| Supply Voltage (V <sub>CC</sub> )                                                  | +3.0V to +3.6V |
|------------------------------------------------------------------------------------|----------------|
| Ambient Temperature (T <sub>A</sub> )                                              | 40℃ to +85℃    |
| Ambient Temperature (T <sub>A</sub> )<br>Package Thermal Resistance <sup>(3)</sup> |                |
| QFN                                                                                |                |
| (θ <sub>JA</sub> ) Still-air                                                       | 60℃/W          |
| (Ψ <sub>JB</sub> )                                                                 | 33℃/W          |

### **DC Electrical Characteristics**

 $T_A = -40$ °C to +85°C and V  $_{CC}$  = +3.0V to +3.6V, unless otherwise noted. Typical values are  $V_{CC}$  = +3.3V,  $T_A$  = 25°C,  $I_{MOD}$  = 30mA,  $I_{BIAS}$  = 30mA.

| Symbol          | Parameter                                            | Condition                             | Min  | Тур | Max                  | Units |
|-----------------|------------------------------------------------------|---------------------------------------|------|-----|----------------------|-------|
| Icc             | Power Supply Current                                 | Modulation and Bias currents excluded |      | 90  | 150 <sup>(4)</sup>   | mA    |
| V <sub>IL</sub> | TXDIS, /TXDIS, /TXEN, JAM, and LOS/SD_SEL Input Low  |                                       | -0.3 |     | 0.8                  | V     |
| V <sub>IH</sub> | TXDIS, /TXDIS, /TXEN, JAM, and LOS/SD_SEL Input High |                                       | 2    |     | V <sub>∞</sub> + 0.3 | V     |

#### **Laser Driver**

| V <sub>MOD_MIN</sub>               | Minimum Voltage Required at<br>the Driver Output, MOD+ and<br>MOD-, for Proper Operation |                                                                                                          | 0.6  |    |      | V  |
|------------------------------------|------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|------|----|------|----|
| V <sub>BIAS_MIN</sub>              | Minimum Voltage Required at<br>the Driver Output, BIAS pin, for<br>Proper Operation      |                                                                                                          | 0.8  |    |      | V  |
| I <sub>BIAS</sub>                  | Bias-ON Current                                                                          | Voltage at Bias pin ≥ 0.8V                                                                               | 1    |    | 70   | mA |
| I <sub>BIAS_OFF</sub>              | Bias-OFF Current                                                                         | Current at BIAS pin when /EN is high or TXDIS is low and a $6.3k\Omega$ installed between /TXDIS and GND |      |    | 150  | μA |
| R <sub>IN</sub><br>(SY88232L only) | Input Resistance at DIN+ and DIN-                                                        | Single ended                                                                                             | 42.5 | 50 | 57.5 | Ω  |
| V <sub>OL</sub>                    | APCFAULT Output Low                                                                      | I <sub>OL</sub> = 2mA                                                                                    |      |    | 0.5  | V  |
| I <sub>OH</sub>                    | APCFAULT Output Leakage                                                                  | $V_{OH} = V_{CC}$                                                                                        |      |    | 100  | μA |
| I <sub>MD</sub>                    | Current range at MD pin                                                                  |                                                                                                          | 50   |    | 1500 | μΑ |

- 1. Permanent device damage may occur if absolute maximum ratings are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this data sheet. Exposure to absolute maximum ratings conditions for extended periods may affect device reliability.
- 2. The data sheet limits are not guaranteed if the device is operated beyond the operating ratings.
- 3. Package Thermal Resistance assumes exposed pad is soldered (or equivalent) to the devices most negative potential on the PCB.  $\theta_{JB}$  uses a 4-layer and  $\theta_{JA}$  in still air unless otherwise stated.
- 4.  $I_{CC}$  = 150mA for worst-case conditions with  $I_{MOD}$  = 85mA,  $I_{Bias}$  = 70mA,  $T_A$  = +85°C,  $V_{CC}$  = 3.6V.

### **Post Amplifier**

| Symbol                                  | Parameter                        | Condition                         | Min                    | Тур                    | Max                    | Units |
|-----------------------------------------|----------------------------------|-----------------------------------|------------------------|------------------------|------------------------|-------|
| LOS <sub>LVL</sub>                      | LOS <sub>LVL</sub> Voltage       |                                   | V <sub>CC</sub> -1.3   |                        | Vcc                    | V     |
| V <sub>OH</sub>                         | ROUT+, ROUT- HIGH Voltage        |                                   | V <sub>CC</sub> -0.020 | V <sub>CC</sub> -0.005 | V <sub>CC</sub>        | V     |
| V <sub>OL</sub>                         | ROUT+, ROUT- LOW Voltage         |                                   | V <sub>CC</sub> -0.475 | V <sub>CC</sub> -0.400 | V <sub>CC</sub> -0.350 | V     |
| V <sub>RSSI</sub>                       | Maximum voltage at RSSI pin      |                                   |                        |                        | 1.2                    | V     |
| V <sub>OFFSET</sub>                     | Differential Output Offset       |                                   |                        |                        | ±80                    | mV    |
| Z <sub>0</sub> (ROUT)                   | Single-Ended Output<br>Impedance |                                   | 42.5                   | 50                     | 57.5                   | Ω     |
| Z <sub>I</sub> (RIN)<br>(SY88232L only) | Single-Ended Input Impedance     |                                   | 42.5                   | 50                     | 57.5                   | Ω     |
| V <sub>OL</sub> (LOS/SD)                | LOS/SD Output Low                | I <sub>OL</sub> = 2mA             |                        |                        | 0.5                    | V     |
| I <sub>OH</sub> (LOS/SD)                | LOS/SD Output Leakage            | V <sub>OH</sub> = V <sub>CC</sub> |                        |                        | 100                    | μΑ    |

### **AC Electrical Characteristics**

 $T_A = -40\%$  to +85% and V  $_{CC} = +3.0$ V to +3.6V, unless otherwise noted. Typical values are  $V_{CC} = +3.3$ V,  $T_A = 25\%$ ,  $I_{MOD} = -4.0\%$ 30mA,  $I_{\text{BIAS}} = 30\text{mA}$ .

| Symbol                     | Parameter                                             | Condition                                                                                                            | Min                                                                                                                                                                                                    | Тур | Max               | Units            |
|----------------------------|-------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------------------|------------------|
| Laser Dri                  | ver                                                   |                                                                                                                      |                                                                                                                                                                                                        |     |                   |                  |
|                            | Data Rate                                             | NRZ                                                                                                                  | 0.155                                                                                                                                                                                                  |     | 2.5               | Gbps             |
| V <sub>DIFF-IN</sub> (DIN) | Differential Input Voltage<br>Swing                   |                                                                                                                      | 100                                                                                                                                                                                                    |     | 2400              | $mV_{PP}$        |
|                            | Madulation Commant <sup>(5)</sup>                     | AC-coupled                                                                                                           | 10                                                                                                                                                                                                     |     | 85                | mA               |
| I <sub>MOD</sub>           | Modulation Current                                    | DC-coupled, Voltage at MOD pin ≥0.6V                                                                                 | 10                                                                                                                                                                                                     |     | 70 <sup>(6)</sup> | mA               |
| 1                          | Modulation OFF Current                                | Current at MOD+ when /TXEN is high or TXDIS is low and a $6.3k\Omega$ installed between /TXDIS and GND               |                                                                                                                                                                                                        |     | 150               | μΑ               |
| I <sub>MOD_OFF</sub>       | Modulation OFF Current                                | Current at MOD- when /TXEN is high or TXDIS is low and a $6.3k\Omega$ installed between /TXDIS and GND               |                                                                                                                                                                                                        |     | 150               | μA               |
| t <sub>r</sub>             | Output Current Rise Time                              | 20% to 80%, I <sub>MOD</sub> = 60mA                                                                                  |                                                                                                                                                                                                        | 60  | 85                | ps               |
| t <sub>f</sub>             | Output Current Fall Time                              | 20% to 80%, I <sub>MOD</sub> = 60mA                                                                                  |                                                                                                                                                                                                        | 60  | 85                | ps               |
| -                          |                                                       | 155Mbps data rate                                                                                                    |                                                                                                                                                                                                        |     | 30                | ps <sub>PP</sub> |
| Jitter                     | Total littar <sup>(7)</sup>                           | 622Mbps data rate                                                                                                    | 100 2400  10 85  ≥0.6V 10 70 <sup>(6)</sup> Igh or TXDIS is n /TXDIS and 150  Igh or TXDIS and 150  Gh or TXDIS and 60 85  60 85  60 85  30 30  30 30  high, and a and GND with power ON, d between 10 | 30  | ps <sub>PP</sub>  |                  |
| Jillei                     | Total Jiller                                          | 1.25Gbps data rate                                                                                                   |                                                                                                                                                                                                        | 30  | ps <sub>PP</sub>  |                  |
|                            | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | 2.5Gbps data rate                                                                                                    |                                                                                                                                                                                                        |     | 30                | PSPP             |
|                            |                                                       | Power up with /TXEN low, TXDIS high, and a 6.3kΩ installed between /TXDIS and GND                                    |                                                                                                                                                                                                        |     | 12                | μs               |
|                            |                                                       | /TXEN changes from high to low with power ON, TXDIS high, and a 6.3kΩ installed between /TXDIS and GND               |                                                                                                                                                                                                        |     | 10                | μs               |
| t <sub>INIT</sub>          | APC Loop Initialization Time                          | TXDIS changes from low to high with power ON, /TXEN low, and a $6.3 \text{k}\Omega$ installed between /TXDIS and GND |                                                                                                                                                                                                        |     | 2.5               | ns               |
|                            |                                                       | 622Mbps                                                                                                              | 720                                                                                                                                                                                                    |     |                   | ns               |
|                            |                                                       | 1.25Gbps                                                                                                             | 576                                                                                                                                                                                                    |     |                   | ns               |
|                            |                                                       | 2.5Gbps                                                                                                              | 576                                                                                                                                                                                                    |     |                   | ns               |

Load =  $15\Omega$ . 5.

Assuming V<sub>CC</sub> = 3.0V, Laser bandgap voltage = 1V, laser package inductance = 1nH, laser equivalent series resistor = 5 Ω, and damping resistor = 10Ω.

Total jitter is measured using  $2^7 - 1$  PRBS pattern.

### **Post Amplifier**

| Symbol                          | Parameter                                                  | Condition                                                             | Min | Тур   | Max  | Units                   |
|---------------------------------|------------------------------------------------------------|-----------------------------------------------------------------------|-----|-------|------|-------------------------|
| t <sub>r</sub> , t <sub>f</sub> | Output Rise/Fall Time<br>(20% to 80%)                      | Note 8                                                                |     | 60    | 120  | ps                      |
| t <sub>JITTER</sub>             | Deterministic                                              | Note 9                                                                |     | 15    |      | ps <sub>PP</sub>        |
|                                 | Random                                                     | Note 10                                                               |     | 5     |      | ps <sub>RMS</sub>       |
| V <sub>Diff_IN</sub><br>(RIN)   | Differential Input Voltage Swing                           |                                                                       | 5   |       | 1800 | mV <sub>PP</sub>        |
| V <sub>Diff_OUT</sub> (ROUT)    | Differential Output Voltage<br>Swing                       | Note 8                                                                | 700 | 800   | 950  | mV <sub>PP</sub>        |
| G <sub>RSSI</sub>               | RSSI Gain = I <sub>RSSI</sub> / V <sub>Diff_IN</sub> (RIN) | $5mV_{PP} \le V_{Diff\_IN}(RIN) \le 200mV_{PP}$                       |     | 5     |      | μΑ/<br>mV <sub>PP</sub> |
| RSSI<br>Linearity               |                                                            | $5\text{mV}_{PP} \le V_{\text{Diff\_IN}} (RIN) \le 200\text{mV}_{PP}$ |     | ± 2.5 |      | %                       |
| LOS <sub>AL</sub>               | Low LOS Assert Level                                       | $R_{LOSLVL} = 15k\Omega$                                              | 2   | 8     |      | $mV_{PP}$               |
| LOS <sub>DL</sub>               | Low LOS De-assert Level                                    | $R_{LOSLVL} = 15k\Omega$                                              |     | 10    | 20   | $mV_{PP}$               |
| HSY∟                            | Low LOS Hysteresis                                         | $R_{LOSLVL} = 15k\Omega$ , Note 11                                    | 1.5 | 2.6   | 6    | dB                      |
| LOS <sub>AM</sub>               | Medium LOS Assert Level                                    | $R_{LOSLVL} = 5k\Omega$                                               | 4   | 12    |      | $mV_{PP}$               |
| LOS <sub>DM</sub>               | Medium LOS De-assert Level                                 | $R_{LOSLVL} = 5k\Omega$                                               |     | 16    | 30   | $mV_{PP}$               |
| HSY <sub>M</sub>                | Medium LOS Hysteresis                                      | $R_{LOSLVL} = 5k\Omega$ , Note 11                                     | 1.5 | 2.8   | 6    | dB                      |
| LOS <sub>AH</sub>               | High LOS Assert Level                                      | $R_{LOSLVL} = 100\Omega$                                              | 15  | 25    |      | $mV_{PP}$               |
| LOS <sub>DH</sub>               | High LOS De-assert Level                                   | $R_{LOSLVL} = 100\Omega$                                              |     | 36    | 50   | $mV_{PP}$               |
| HSY <sub>H</sub>                | High LOS Hysteresis                                        | $R_{LOSLVL} = 100\Omega$                                              | 1.5 | 3.2   | 6    | dB                      |
| T <sub>OFF</sub>                | LOS Release Time                                           | Note 12                                                               |     | 2     | 10   | μs                      |
| T <sub>ON</sub>                 | LOS Assert Time                                            | Note 12                                                               |     | 2     | 10   | μs                      |
| B <sub>-3dB</sub>               | 3dB Bandwidth                                              |                                                                       |     | 2.0   |      | GHz                     |
| A <sub>V(Diff)</sub>            | Differential Voltage Gain                                  |                                                                       |     | 38    |      | dB                      |
| S <sub>21</sub>                 | Single-Ended Small-Signal<br>Gain                          |                                                                       | 26  | 32    |      | dB                      |

- 8. Amplifier in limiting mode. Input is a 200MHz square wave.
- 9. Deterministic jitter measured using 2.5Gbps K28.5 pattern,  $V_{ID} = 10 \text{mV}_{PP}$ .
- 10. Random jitter measured using 2.5Gbps K28.7 pattern,  $V_{ID} = 10 \text{mV}_{PP}$ .
- 11. This specification defines electrical hysteresis as 20log (LOS De-Assert/LOS Assert). The ratio between optical hysteresis and electrical hysteresis is found to vary between 1.5 and 2 depending upon the level of received optical power and ROSA characteristics. Based on that ratio, the optical hysteresis corresponding to the electrical hysteresis range 1dB-4.5 dB, shown in the AC characteristics table, will be 0.5dB-3dB Optical Hysteresis.
- 12. In real world applications, the LOS Release/Assert time can be strongly influenced by the RC time constant of the AC-coupling cap and the 50Ω input termination. To keep this time low, use a decoupling cap with the lowest value that is allowed by the data rate and the number of consecutive identical bits in the application (typical values are in the range of 0.001μF to 1.0μF).

# Typical Characteristics Laser Driver











## **Post Amplifier**





# **Functional Characteristics**Laser Driver

Electrical Eye Diagram @1.25Gbps



TIME (200ps/div.)

Electrical Eye Diagram @2.5Gbps



TIME (100ps/div.)

### Optical Eye Diagram @1.25Gbps with 2.3G Filter Laser DC-Coupled to the Driver



TIME (134ps/div.)

Optical Eye Diagram @2.5Gbps with 2.3G Filter Laser DC-Coupled to the Driver



TIME (67ps/div.)

# **Functional Characteristics** (continued) **Post Amplifier**

# Electrical Eye Diagram @2.5Gbps $V_{DIFF\_IN} = 2.5mV_{PP}$



TIME (66.6ps/div.)

Electrical Eye Diagram @2.5Gbps  $V_{DIFF\_IN} = 10mV_{PP}$ 



TIME (66.6ps/div.)

### Electrical Eye Diagram @2.5Gbps V<sub>DIFF\_IN</sub> = 5mV<sub>PP</sub>



TIME (66.6ps/div.)

# **Functional Diagram**



\*note: The internal terminations at DIN+, DIN-, RIN+, RIN- apply for SY88232L only. SY88232AL doesn't have internal terminations at those inputs

The SY88232L is shown. For the SY88232AL,  $50\Omega$  terminations should be removed from DIN± and RIN±.

### **Functional Description**

### **Laser Driver**

The laser driver is comprised from a modulator, a bias circuit, and a digital APC loop.

The driver features bias and modulation current monitoring functions, which can be configured for optical power monitoring.

### **BIAS and Modulation Setting**

Bias and modulation currents are set by installing resistors from APCSET to ground and from MODSET to ground respectively or by applying a negative current at those pins.  $I_{\text{BIAS}}$  variation versus  $R_{\text{BIASMAXSET}}$  resistor and  $I_{\text{BIASMAXSET}}$  , and  $I_{\text{MOD}}$  variation versus  $R_{\text{MODSET}}$  resistor and  $I_{\text{MODSET}}$  are shown on page 10.

### **BIASMAX**

A resistor between BIASMAX pin and ground sets the maximum bias the driver can sink. At normal operation, the bias current tracks the laser optical power through the laser monitoring photodiode and the APC loop to compensate for any power deviation from the nominal value set at the start of operation using APCSET. If for any failure (laser or photodiode degradation, open feedback circuit etc...) the APC loop keeps increasing the bias current to compensate for the low power indication, the bias current will stop increasing when it reaches BIASMAX value and continues to operate at that maximum value and APCFAULT is asserted.

BIASMAX also sets the bias current when the circuit is operating in the open loop mode.

### **APC Loop Function**

At start up, with the driver enabled, TXDIS low and /TXEN low, the laser turns ON within a few microseconds and its back facet monitoring photodiode starts to generate a photocurrent proportional to the optical power. The photocurrent is fed back to the MD pin on the driver where it's converted to a voltage. The conversion voltage is compared to APCSET on the driver. At equilibrium, the feedback voltage equals the APCSET voltage and the laser optical power reaches its nominal value. If the laser power deviates from its nominal value, the APC loop brings it back to its nominal setting.

### APC Loop Failure

The APCFAULT is asserted High if the bias current reaches BIASMAX or if the APC loop counter reaches its minimum or its maximum counts.

### Interfacing the Driver with the Laser Diode

As shown on the "Typical Application" drawing, MOD+pin is AC coupled to the laser diode cathode through a series resistor and MOD- is AC coupled to the laser

diode anode through a series resistor. MOD+ and MODare terminated to VCC with a resistor in series with an other resistor in parallel with an inductor. To minimize the components count, MOD+ and MOD- can simply be DC coupled to the cathode and anode of the laser respectively with a single series resistor without capacitor and without termination network.

### **Post Amplifier**

The post amplifier detects and amplifies signals with data rates from DC up to 3.2Gbps, and amplitude as small as  $5\text{mV}_{PP}$ . To reduce the noise at the output of the post amplifier when the input signal is absent or lower than the minimum detectable level set by LOS<sub>LVL</sub>, a JAM pin is provided, which can be connected to LOS/SD output to turn off the output buffer when LOSS/SD is asserted.

### Input Amplifier/Buffer

Figure 1-d shows a simplified schematic of the input stage. The high-sensitivity of the input amplifier allows signals as small as  $5\text{mV}_{PP}$  to be detected and amplified. The input amplifier allows input signals as large as  $1800\text{mV}_{PP}$ . Small input signals below typically  $12\text{mV}_{PP}$  are linearly amplified with a typically 38dB differential voltage gain. For input signals larger than  $12\text{mV}_{PP}$ , the output signal is limited to typically  $800\text{mV}_{PP}$ .

### **Output Buffer**

The post amplifier CML output buffer is designed to drive  $50\Omega$  lines and is internally terminated with  $50\Omega$  to  $V_{CC}$ . Figure 1e shows a simplified schematic of the output stage.

### Loss-of-Signal

The post amplifier generates a selectable chatter-free loss-of-signal (LOS) or signal detect (SD) open-collector TTL output as shown in Figure 2d. LOS/SD is used to determine that the input amplitude is too small to be considered as a valid input. When the LOSS function is selected (LOS/SD\_SEL=1), LOS/SD asserts high if the input amplitude falls below the threshold set by LOSLVL and de-asserts low otherwise. IF SD function is selected (LOS/SD\_SEL=0), LOS/SD asserts low if the input amplitude falls below the threshold set by LOSLVL and de-asserts high otherwise. LOS/SD can be fed back to the JAM input to maintain output stability under a loss of signal condition. Jam de-asserts low the true output signal without removing the input signals. Typically, 3dB LOS hysteresis is provided to prevent chattering.

### Loss/Signal Detect Selection

A pin (LOS/SD\_SEL) is provided to select between LOS (set to high) or SD (set to low) function. It also controls the internal circuitry of JAM input to follow LOS/SD selection.

### Loss-of-Signal-Level Set

A programmable LOS/SD level set pin (LOS<sub>LVL</sub>) sets the threshold of the input amplitude detection. Connecting an external resistor between  $V_{\text{CC}}$  and LOS<sub>LVL</sub> sets the voltage at LOS<sub>LVL</sub>. This voltage ranges from  $V_{\text{CC}}$  to  $V_{\text{CC}}$ -1.3V. The external resistor creates a voltage divider between  $V_{\text{CC}}$  and  $V_{\text{CC}}$ -1.3V, as shown in Figure 2c.

### Hysteresis

The post amplifier provides typically 3dB LOS electrical hysteresis, which is defined as 20log (VIN<sub>LOS-Assert</sub> / VIN<sub>LOS-De-Assert</sub>). Since the relationship between the voltage out of the ROSA to optical power at its input is linear, the optical hysteresis will be typically half of the electrical hysteresis reported in the datasheet, but in practice the ratio between electrical and optical hysteresis is found to be within the range 1.5 to 1.8. Thus, 3dB electrical hysteresis will correspond to an optical hysteresis within the range 1.6dB to 2dB.

### RSSI Pin

The post amplifier has an RSSI (Received Signal Strength) pin, which provides a current proportional to the amplitude of the signal at the input of the post amplifier from the ROSA. Install a resistor between this pin and GND to convert the current into a monitoring voltage proportional to the amplitude of the signal at the input of the post amplifier. The value of the resistor should be selected to keep the voltage at the RSSI pin under its limit of 1.2V to maintain RSSI linearity.

# Input and Output Stages (SY88232L)<sup>(1)</sup>



Figure 1a. Simplified Driver Input Stage<sup>(1)</sup>



Figure 1c. Simplified Driver Output Stage



Figure 1e. Post Amplifier Output Stage

### Note:

1. Applies for SY88232L only. For SY88232AL input terminations need to be removed.



Figure 1b. Simplified TXDIS Input Stage



Figure 1d. Post Amplifier Input Stage<sup>(1)</sup>

# Interfacing DIN to Different Logic Drivers (SY88232L)<sup>(1)</sup>



Figure 2a. Driving DIN with PECL Outputs<sup>(1)</sup>



Figure 2b. Driving DIN with CML Outputs<sup>(1)</sup>



Figure 2c. LOSLVL Setting Circuit



Figure 2d. LOS Output Structure

### Note:

1. Applies for SY88232L only. For SY88232AL input terminations need to be added.

### **Package Information**









ALL DIMENSIONS ARE IN MILLIMETERS.
MAX. PACKAGE WARPAGE IS 0.05 mm.
MAXIMUM ALLOWABE BURRS IS 0.076 mm IN ALL DIRECTIONS.

PIN #1 ID ON TOP WILL BE LASER/INK MARKED.
DIMENSION APPLIES TO METALIZED TERMINAL AND IS MEASURED
BETWEEN 0.20 AND 0.25 mm FROM TERMINAL TIP.
APPLIED ONLY FOR TERMINALS.

APPLIED FOR EXPOSED PAD AND TERMINALS.

SIDE VIEW

32-Pin (5mm x 5mm) QFN

### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA

TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http://www.micrel.com

The information furnished by Micrel in this data sheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use. Micrel reserves the right to change circuitry and specifications at any time without notification to the customer.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2009 Micrel, Incorporated.