

# **DS3141/DS3142/DS3143/DS3144 Single/Dual/Triple/Quad DS3/E3 Framers**

#### **www.maxim-ic.com**

## **GENERAL DESCRIPTION**

The DS3141, DS3142, DS3143, and DS3144 (DS314x) devices include all necessary circuitry to frame and format up to four separate DS3 or E3 channels. Each framer in these devices is independently configurable to support M23 DS3, C-Bit Parity DS3, or G.751 E3. The framers interface to a variety of line interface units (LIUs), microprocessor buses, and other system components without glue logic. Each DS3/E3 framer has its own HDLC controller, FEAC controller, and BERT, as well as full support for error detection and generation, performance monitoring, and loopbacks.

# **APPLICATIONS**

SONET/SDH Muxes PDH Muxes Digital Cross**-**Connect Systems Access Concentrators ATM and Frame Relay Equipment **Routers** 

## **FUNCTIONAL DIAGRAM**



## **FEATURES**

- -One/Two/Three/Four Independent DS3/E3 Framers on a Single Die
- -Framing and Formatting to M23 DS3, C**-**Bit Parity DS3, and G.751 E3
- -LIU Interface can be Binary (NRZ) or Dual-Rail (POS/NEG)
- -B3ZS/HDB3 Encoder and Decoder
- -Generate and Detect DS3/E3 Alarms
- -Integrated HDLC Controller for Each Channel
- -Integrated FEAC Controller for Each Channel
- -Integrated Bit Error-Rate Tester (BERT) for Each Channel
- -Large Performance**-**Monitoring Counters
- -Line, Diagnostic, and Payload Loopbacks
- -Externally Controlled Transmit Overhead Insertion Port
- -Support External Timing or Loop**-**Timing
- -Framers can be Powered Down When Not Used
- -8**-**Bit Processor Port Supports Muxed or Nonmuxed Bus Operation (Intel or Motorola)
- -3.3V Supply with 5V Tolerant I/O
- -144**-**Pin, 13mm x 13mm CSBGA Package
- -IEEE 1149.1 JTAG Support

# **ORDERING INFORMATION**



*Pin Configurations appear at end of data sheet.*

*Note: Some revisions of this device may incorporate deviations from published specifications known as errata. Multiple revisions of any device*  may be simultaneously available through various sales channels. For information about device errata, click here[: www.maxim-ic.com/errata.](http://www.maxim-ic.com/errata)

# **TABLE OF CONTENTS**





# **LIST OF FIGURES**



# **LIST OF TABLES**



# <span id="page-5-0"></span>**1. BLOCK DIAGRAM**

## <span id="page-5-2"></span>**Figure 1-1. Block Diagram**



# <span id="page-5-1"></span>**2. APPLICATION EXAMPLE**

<span id="page-5-3"></span>**Figure 2-1. Application Example: 12-Port Unchannelized DS3/E3 Card** 



# <span id="page-6-0"></span>**3. MAIN FEATURES**

## **General**

- -LIU Interfaces can be Either Dual-Rail (POS/NEG/CLK) or Binary (DAT/CLK/LCV)
- -Support Gapped 52MHz Clock Rates
- -Optional B3ZS/HDB3 Encoder and Decoder
- -Clock, Data, and Control Signals can be Inverted to Allow a Glueless Interface to Other Devices
- -Detection of Loss-of-Transmit Clock and Loss-of-Receive Clock
- -Manual or Automatic One**-**Second Update of Performance Monitoring Counters
- -Each Framer can be Put Into Low**-**Power Standby Mode When Not Being Used

## **Receive Framer**

- -Frame Synchronization for M23 DS3, C-Bit Parity DS3, and G.751 E3
- -Optional B3ZS/HDB3 Decoding
- -Detects RAI, AIS, and DS3 Idle Signal
- -Detects and Accumulates Bipolar Violations (BPV), Line-Code Violations (CVs), Excessive Zeros (EXZ), F**-**Bit Errors, M**-**Bit Errors, FAS Errors, P**-**Bit Parity Errors, CP**-**Bit Parity Errors, and Far-End Block Errors (FEBE)
- -Detect Loss-of-Signal (LOS), Out-of-Frame (OOF), Severely Errored Frame Event (SEF), Change-of-Frame Alignment (COFA), Receipt of B3ZS/HDB3 Codewords, and DS3 Application ID Status
- -E3 National Bit (Sn) is Forwarded to a Status Register Bit, the HDLC Controller, and the FEAC Controller

## **Transmit Formatter**

- -Frame Insertion for M23 DS3, C-Bit Parity DS3, and G.751 E3
- -Optional B3ZS/HDB3 Encoding
- -Clear-Channel Formatter Pass-Through Mode
- -Generate RAI, AIS, and DS3 Idle Signals
- -Automatic or Manual FEBE Insertion
- -Support Automatic or Manual Insertion of BPVs, CVs, Excessive Zeros, F**-**Bit Errors, M**-**Bit Errors, FAS Errors, P**-**Bit Parity Errors, and CP**-**Bit Parity Errors
- -E3 National Bit (Sn) can be Sourced from a Control Register, the HDLC Controller, or the FEAC Controller
- -Any Overhead Bit Position can be Externally Overridden in the Transmit Formatter Using the Transmit Overhead Enable (TOHEN) and the Transmit Overhead Input (TOH). This Feature Enables External Control Over Unused Overhead Bits for Proprietary Signaling Applications.
- -Optional Common Transmit Clock-Input Pin

#### **HDLC Controller**

- -Designed to Handle Multiple LAPD Messages with Minimal Host Processor Intervention
- -256-Byte Receive and Transmit FIFOs are Large Enough to Handle the Three DS3 PMDL Messages (Path ID, Idle Signal ID, and Test Signal ID) that are Sent and Received Once per Second
- -Handles All the Normal Layer 2 Tasks Such As Zero Stuffing/Destuffing, CRC and Abort Generation/ Checking, Flag Generation/Detection, and Byte Alignment
- -Programmable High and Low Watermarks for the Transmit and Receive FIFOs
- -Terminates the Path Maintenance Data Link in DS3 C-Bit Parity mode and Optionally the Sn-Bit in E3 Mode

### **FEAC Controller**

- -Designed to Handle Multiple FEAC Codewords with Minimal Host Processor Intervention
- -Receive FEAC Automatically Validates Incoming Codewords and Stores Them in a 4-Byte FIFO
- -Transmit FEAC can be Configured to Send One Codeword, One Codeword Continuously, or Two Different Codewords Back-to-Back to Send DS3 Line Loopback Commands
- -Terminates the FEAC Channel in DS3 C-Bit Parity Mode and Optionally the Sn Bit in E3 Mode

## **BERT**

- -Generates and Detects Pseudorandom Patterns  $2^{15}$  - 1,  $2^{20}$  - 1 (QRSS),  $2^{23}$  - 1, and  $2^{31}$  - 1 as well as Repetitive Patterns from 1 to 32 Bits in Length
- -Supports Pattern Insertion/Extraction in Either Payload Only or Full Bandwidth
- -Large 24-Bit Error Counter Allows Testing to Proceed for Long Periods Without Host Processor Intervention
- -Errors can be Inserted in the Generated BERT Patterns for Diagnostic Purposes (Single Bit Errors or Specific Bit-Error Rates)

### **Loopback**

- -Diagnostic Loopback (Transmit to Receive)
- -Line Loopback (Receive to Transmit)
- -Payload Loopback

#### **Microprocessor Interface**

- -Multiplexed or Nonmultiplexed 8-Bit Processor Port
- -Intel and Motorola Bus Compatible
- -Global Reset-Input Pin
- -Global Interrupt-Output Pin

# <span id="page-7-0"></span>**4. STANDARDS COMPLIANCE**



## <span id="page-7-1"></span>**Table 4-A. Applicable Telecommunications Standards**

# <span id="page-8-0"></span>**5. PIN DESCRIPTION**

# <span id="page-8-1"></span>**5.1 Transmit Formatter LIU Interface Pins**



# <span id="page-8-2"></span>**5.2 Receive Framer LIU Interface Pins**



# <span id="page-9-0"></span>**5.3 Transmit Formatter System Interface Pins**



## <span id="page-10-0"></span>**Figure 5-1. Transmit Formatter Timing**



# <span id="page-11-0"></span>**5.4 Receive Framer System Interface Pins**



# <span id="page-12-0"></span>**Figure 5-2. Receive Framer Timing**





# <span id="page-13-0"></span>**5.5 CPU Bus Interface Pins**

# <span id="page-13-1"></span>**5.6 JTAG Interface Pins**



# <span id="page-13-2"></span>**5.7 Supply, Test, and Reset Pins**



## <span id="page-14-0"></span>**6. REGISTERS**

The framers are memory-mapped as follows:

Framer 1 (000h to 0FFh) Framer 2 (100h to 1FFh) Framer 3 (200h to 2FFh) Framer 4 (300h to 3FFh)

The DS3141 uses address space 000h-0FFh and does not have address pins A[9:8]. The DS3142 uses address space 000h-1FFh, and does not have address pin A[9]. The DS3143 has three framers and uses address space 000h-2FFh. The DS3143 ignores any writes to 300h-3FFh, and returns 00h for any reads from 300h-3FFh. The DS3144 has four framers and uses address space 000h-3FFh.

[Table 6-A](#page-14-1) shows the framer register map. Bits that are underlined are read-only bits. Bits that are marked "N/A" are undefined. Addresses that are not listed in Table 6-A are undefined. Undefined registers and bits are reserved for future enhancements and must always be written with logic 0 and ignored when read.

The device [ID](#page-21-3) register is mapped into address 00h of every framer on the chip. Similarly, the  $ISR1$  register is mapped into addresses 06h of every framer on the chip. All other registers are unique to each framer, including the reset (RST) register bit in [MC1,](#page-21-2) which only resets the framer it is associated with, not the entire chip.



#### <span id="page-14-1"></span>**Table 6-A. Register Map**

#### DS3141/DS3142/DS3143/DS3144 Single/Dual/Triple/Quad DS3/E3 Framers



.<br>**Note 1.** Bits that are underlined are read-only bits. Bits that are marked "N/A" are unused and undefined.

Note 2: Framer addresses 70h, 71h, and 7Ch–7Fh are factory test registers. During normal operation, these registers should not be written and should be ignored when read.

## <span id="page-16-0"></span>**6.1 Status Register Description**

There are two types of bits used to build the status and information registers. The real-time status register bit indicates the state of the corresponding signal at the time it was read. The latched status register bit is set when the corresponding signal changes state (low-to-high, high-to-low, or both, depending on the bit). The latched status bit is cleared when written with logic 1 and is not set again until the corresponding signal changes state again.

The following is example host-processor pseudocode that checks to see if the BERT SYNC status has changed:

```
If ((BSRL and 01h) neq 0) then // SYNCL bit is set<br>BSRL = 01h // Clear SYNCL
                                            // Clear SYNCL bit only<br>// BERT has changed to in sync
      If ((BSR and 01h) neq 0) then
 ––––– 
      Else \frac{1}{2} BERT has changed to out of sync
              –––––
```
There are four suffixes used for status and information register names: SR for real-time status registers, SRL for latched status registers, SRIE for interrupt-enable registers, and IR for information registers. Latched status bits have the suffix "L" and interrupt-enable bits have the suffix "IE." The bits in the SR, SRL, and SRIE registers are arranged such that related real-time status, latched status, and interrupt-enable bits are located in the same bit position in neighboring registers. For example, [Table 6-B](#page-16-2) shows that the real-time status bit SYNC, the latched status bit SYNCL, and the interrupt-enable bit SYNCIE are all located in bit 0 of their respective registers (BSR, BSRL, and BSRIE).

When set, most latched status register bits can cause an interrupt on the  $\overline{N}$  pin if the corresponding interruptenable register bit is also set. Most latched status register bits have an associated real-time status register bit. Information registers can contain a mix of real-time and latched status bits, none of which can cause an interrupt.



#### <span id="page-16-2"></span>**Table 6-B. Status Register Set Example**

### <span id="page-16-1"></span>**Figure 6-1. Status Register Interrupt Flow**



# <span id="page-17-0"></span>**7. FUNCTIONAL DESCRIPTION**

## <span id="page-17-1"></span>**7.1 Pin Inversions and Force High/Low**

Many of the input and output pins can be inverted and some output pins can be forced high or low (TPOS, TNEG, and RDAT). The inversion logic occurs at the input and output pads, but the JTAG control is not affected. The output pins that can be forced high can also be forced low by setting both the force high and invert bits for those pins.

## <span id="page-17-2"></span>**7.2 Transmitter Logic**

In the normal operating mode, the transmit section adds either DS3 or E3 framing overhead to the payload coming in on the TDAT input pin, then encodes the framed data in either HDB3 (E3 mode) or B3ZS (DS3 mode) and outputs the positive and negative pulse signals on TPOS and TNEG along with the transmit clock on TCLK. In line loopback mode (LLB bit in the [MC2](#page-23-0) register), TPOS, TNEG, and TCLK are buffered versions of RPOS, RNEG, and RCLK. In payload loopback mode (PLB bit in the [MC2](#page-23-0) register), payload is sourced from the receiver, framing overhead is added, and TCLK is a buffered version of RCLK. When a transmit alarm-indication signal (TAIS) is generated, an E3 or DS3 AIS signal is generated on TPOS/TNEG independent of the signal being internally generated. This allows the device to be in diagnostic loopback (DLB) internally and simultaneously send AIS to the transmit LIU interface. The TAIS is generated when either the TAIS bit in the [T3E3CR1](#page-31-3) register is set, or when there is a loss-of-transmit clock and the LOTCMC bit in the [MC1](#page-21-2) register is set. The same applies to the generation of unframed all ones when the TUA1 bit in the [MC1](#page-21-2) register is set. The TOHEN pin overwrites any of the data from TDAT, RDAT, the BERT (BPLD in BERT payload mode) or the transmit formatter with data from the TOH pin. The BERT signal in the unframed mode (BUFRM) is not overwritten with the TOH data. The data on TDAT (or RDAT in PLB mode) can be sent without adding internal overhead by setting the TPT (transmit pass-through) bit in the [T3E3CR1](#page-31-3) register. In transmit pass-through mode, data from TOH can still overwrite data from TDAT or RDAT.



## <span id="page-17-4"></span>**Figure 7-1. Transmit Data Block Diagram**

## <span id="page-17-3"></span>**7.2.1 Transmit Clock**

The transmit clock on the TICLK pin is monitored for activity, and, if the clock signal is inactive for several SCLK cycles, then the loss-of-transmit clock (LOTC) status is set. The LOTC status is then cleared when the TICLK signal is active for a few cycles.

The internal transmit clock can be sourced from either the TICLK pin or the RCLK pin, depending on LOTC status; the LOTCMC control bit (in the [MC1](#page-21-2) register); and payload loopback (PLB). Normally, the internal transmit clock is connected to the transmit-input clock (TICLK) pin. When LOTC is detected and the LOTCMC bit is set, the internal transmit clock is connected to the receive clock (RCLK). Also, if payload loopback (PLB) is selected, the internal transmit clock is connected to RCLK. The TCLK output pin is sourced from the internal transmit clock except in line loopback mode (LLB), where TCLK is always sourced from RCLK.

## <span id="page-18-2"></span>**Figure 7-2. Transmit Clock Block Diagram**



## <span id="page-18-0"></span>**7.2.2 Loss-of-Clock Detection**

The LOTC and LORC (loss-of-receive clock) status bits in the [MSR](#page-27-1) register are set when the transmit (TICLK) and receive (RCLK) clocks are stopped, respectively. The clocks are monitored with the system clock (SCLK), which must be running for the loss-of-clock circuits to function properly. The LOTC and LORC status bits are set when TICLK or RCLK have been stopped high or low for between 9 and 21 clock periods (depending on SCLK frequency). The LOTC and LORC status bits are cleared after the device detects a few edges of the monitored clock.

## <span id="page-18-1"></span>**7.3 Receiver Logic**

In the normal operating mode, the signals on RPOS and RNEG are decoded as an HDB3 signal in E3 mode or as a B3ZS signal in DS3 mode and output on the RDAT pin. The input signal is monitored for loss-of-signal, bipolar violations, excessive zeroes, AIS, and unframed all ones, and after decoding, is sent to the BERT and synchronizer. When the synchronizer finds the framing pattern in the overhead bits, it clears the out-of-frame indication (ROOF) and aligns the start-of-frame (RSOF) and data-enable (RDEN) signals to the signal on RDAT. If the framing pattern is lost, then ROOF is set and the framing pattern is searched for again. While the framing pattern is being searched for, the RSOF and RDEN signals maintain the alignment with the last known position of the framing pattern. If a framing pattern is found in a new position, the RSOF and RDEN signals align with the new pattern position and the COFAL status bit is set in the [T3E3SRL](#page-36-0) register. After reset, the RSOF and RDEN signals are generated, but have no relationship with any framing pattern until one is found. The signal on the ROOF pin can be monitored using the OOF bit in the [T3E3SR](#page-35-0) register. When the diagnostic loopback mode is enabled using the DLB bit in the [MC2](#page-23-0) register, RCLK, RPOS, and RNEG are replaced with TICLK, TPOS, and TNEG. This allows the framer and synchronizer logic to be checked in order to isolate a problem in the system. The BERT can monitor either the payload or the entire signal for expected test patterns.



### <span id="page-18-3"></span>**Figure 7-3. Receiver Block Diagram**

## <span id="page-19-0"></span>**7.4 Error Insertion**

Errors can be created in the transmit overhead and line coding for diagnostic purposes. These errors do not cause any loss of data when created. The [T3E3EIC](#page-34-0) error insertion register contains all the control bits to create errors. The TMEI input pin can also be used to create errors.

## <span id="page-19-1"></span>**7.5 Loopbacks**

## <span id="page-19-2"></span>**7.5.1 Line Loopback**

The line loopback connects the incoming DS3/E3 data (RCLK, RPOS/RNRZ, and RNEG inputs) directly back to the transmit side (TCLK, TPOS/TNRZ, and TNEG outputs). When this loopback is enabled, the incoming data continues to pass through the receive framer block, but the output data from the transmit formatter is ignored. See [Figure 1-1](#page-5-2) for a visual description of this loopback. Setting the LLB bit in the [MC2](#page-23-0) register activates the line loopback.

## <span id="page-19-3"></span>**7.5.2 Diagnostic Loopback**

The diagnostic loopback sends the outgoing DS3/E3 data directly back to the receive side. When this loopback is enabled, the incoming receive data at RCLK, RPOS, and RNEG is ignored. See [Figure 1-1](#page-5-2) for a visual description of this loopback. During diagnostic loopback the device can simultaneously generate AIS at the TCLK, TPOS, and TNEG outputs, while regular traffic is looped back to the receiver. This feature keeps the diagnostic signal that is being looped back from disturbing downstream equipment. Setting the DLB bit in the [MC2](#page-23-0) register activates the diagnostic loopback.

## <span id="page-19-4"></span>**7.5.3 Payload Loopback**

The payload loopback sends the DS3/E3 payload from the receive framer back to the transmit formatter. When this loopback is enabled, the incoming receive data continues to be present on the RDAT pin, but the transmit data on the TDAT pin is ignored. During payload loopback, the TSOF and TDEN signals are realigned to the receive frame, and the signals at TOH and TOHEN are active and can still overwrite any bit position. See [Figure 1-1](#page-5-2) for a visual description of this loopback. During payload loopback TSOF, TDEN, TOHEN, and TOH are aligned to the ROCLK signal. When PLB and DLB are both set, diagnostic loopback takes precedence. Setting the PLB bit in the [MC2](#page-23-0) register activates payload loopback.

## <span id="page-19-5"></span>**7.5.4 BERT and Loopback Interaction**

[Table 7-A](#page-19-6) describes how the payload bits move through the device with various combinations of BERT modes and loopbacks active. The BERT mode is set in the BM[1:0] bits in the [BCR1](#page-45-0) register. The BERT is enabled when the BENA bit is set in the [BCR1](#page-45-0) register. [Table 7-B](#page-20-0) describes how the overhead bits move through the device with various combinations of BERT modes and loopbacks active.



## <span id="page-19-6"></span>**Table 7-A. BERT/Loopback Interaction—Payload Bits**



## <span id="page-20-0"></span>**Table 7-B. BERT/Loopback Interaction-Overhead Bits**

**Note 1:** In M23 mode or E3 mode, the transmit formatter sources the C bits from the appropriate bit positions of the TDAT data stream.

**Note 2:** When BM[1:0] = 11, the BERT expects a full-bandwidth (payload plus overhead) pattern to come in on the TDAT pin. In M23 mode or E3 mode with BM[1:0] = 11, the transmit formatter sources the C bits from the appropriate bit positions of the TDAT data stream, even though those bit positions are actually part of the full-bandwidth BERT pattern.

## <span id="page-21-0"></span>**7.6 Common and Line Interface Registers**

This section describes the registers responsible for top-level configuration, control, and status of each framer, including resets, clocks, pin controls, and line interface functions.



### <span id="page-21-1"></span>**Table 7-C. Common Line Interface Register Map**

<span id="page-21-3"></span>



*This register is a global resource and is mapped into address 00h in every framer in the device.* 

**Bits 0 to 7: Device ID (ID[7:0]).** Read-only. Contact the factory for details on the meaning of the ID bits.

<span id="page-21-2"></span>



**Bit 0: Framer Reset (RST).** When this bit is set to logic 1, it forces all the internal registers in the framer (except this RST bit) to their default state. Only the framer associated with this register is reset. RST must be high for a minimum of 100ns and then returned low. This register bit is logically ORed with the  $\overline{\text{RST}}$  pin.

0 = normal operation

1 = force all internal registers to their default values

**Bit 1: Framer Disable (DISABLE).** Setting this bit disables the framer by stopping all clocks. This reduces the power the framer requires. After the framer is enabled again by clearing this bit, the RST bit must be toggled to initialize the framer again. Toggling the RST bit when DISABLE = 1 automatically enables the framer again.

 $0 =$  enable framer

 $1 =$  disable framer

**Bit 2: Transmit Unframed All Ones (TUA1).** Enables the transmission of an unframed all-ones pattern on TPOS/TNEG or TNRZ. This pattern is sometimes called physical AIS.

- 0 = disable transmission of unframed all ones
- 1 = enable transmission of unframed all ones (reset default value)

**Bit 3: Automatic Error-Counters Update Defeat (AECU).** When this bit is logic 0, the device automatically updates the DS3/E3 performance error counters on an internally created 1-second boundary based on the RCLK or TCLK signal, depending on the OSTCS control bit. The host processor is notified of the update through the setting of the OST status bit in the [MSRL](#page-28-0) register. In this mode, the host processor has a full 1-second period to retrieve the error count information before it is overwritten with the next update. When this bit is set high, the device disables the automatic 1-second update and enables a manual update mode. In the manual update mode, the device relies on either the RECU hardware input signal or the MECU control bit to update the error counters. The RECU hardware input signal and MECU control bit are logically ORed and therefore a 0-to-1 transition on either initiates an error counter update. After either the RECU signal or MECU bit has toggled, the host processor must wait at least 100ns before reading the error counters to allow the device time to complete the update.

- 0 = enable the automatic update mode and disable the manual update mode
- 1 = disable the automatic update mode and enable the manual update mode

**Bit 4: Manual Error-Counter Update (MECU).** A 0-to-1 transition on this bit causes the device to update the performance error counters. This bit is ignored if the AECU control bit is logic 0. This bit must be cleared and set again for a subsequent update. This bit is logically ORed with the RECU input pin.

**Bit 5: DS3/E3 POS/NEG Binary Mode Select (BIN).** Selects the mode of the LIU interface signals.

0 = dual-rail mode (data on TPOS/TNEG and RPOS/RNEG)

1 = binary NRZ mode (data on TNRZ and RNRZ with line-code violation pulses on RLCV)

**Bit 6: Zero Code Suppression Disable (ZCSD).** When BIN = 1, zero code suppression is automatically disabled and ZCSD has no effect.

0 = enable the B3ZS/HDB3 encoder and decoder; coding is AMI with zero substitution

1 = disable the B3ZS/HDB3 encoder and decoder; coding is AMI without zero substitution

**Bit 7: Loss-of-Transmit Clock Mux Control (LOTCMC).** The device can detect if the TICLK fails to transition. If this bit is logic 0, the device takes no action (other than setting the LOTC status bit) when the TICLK fails to transition. If this bit is logic 1, when TICLK fails to transition the device automatically switches the transmitter to the input receive clock (RCLK) and transmits AIS.

0 = do not switch the transmitter to RCLK if TICLK fails to transition

1 = automatically switch the transmitter to RCLK and transmit AIS if TICLK fails to transition

<span id="page-23-0"></span>



**Bit 0: Payload Loopback Enable (PLB).** When payload loopback is enabled, the transmit formatter operates from the receive clock (rather than TICLK) and sources DS3/E3 payload bits from the receive data stream rather than from the TDAT input pin. Receive data is still available on the RDAT output pin during payload loopback. See [Figure 1-1](#page-5-2) for a visual description of this loopback.

0 = disable payload loopback

1 = enable payload loopback

**Bit 1: Line Loopback Enable (LLB).** Line loopback connects the TPOS, TNEG, and TCLK output pins to the RPOS, RNEG, and RCLK input pins. When line loopback is enabled, the receive framer continues to process the incoming receive data stream and present it on the RDAT pin; the output of the transmit formatter is ignored. Line loopback and diagnostic loopback can be active at the same time to support simultaneous local and far-end loopbacks. See **Figure 1-1** for a visual description of this loopback.

- 0 = disable line loopback
- 1 = enable line loopback

**Bit 2: Diagnostic Loopback Enable (DLB).** When diagnostic loopback is enabled, the receive framer sources data from the transmit formatter rather than the RCLK, RPOS, and RNEG input pins. Transmit data is sourced prior to transmit AIS generation, unframed all-ones generation, TCLK/TPOS/TNEG pin inversion, and TPOS/TNEG force-high logic. This allows the device to transmit AIS or unframed all ones to the far end while locally looping back the actual transmit data stream, which could be test patterns or other traffic that should not be sent to the far end. See [Figure 1-1](#page-5-2) for a visual description of this loopback.

0 = disable diagnostic loopback

1 = enable diagnostic loopback

**Bit 6: Transmit Constant Clock Select (TCCLK).** When TCCLK is set to logic 1, the device outputs a constant transmit clock on the TDEN/TGCLK pin instead of a data enable or gapped clock. This bit has precedence over the TDENMS bit in register [MC3.](#page-24-0) The pin can still be inverted by [MC3:](#page-24-0)TDENI.

0 = the function of the TDEN/TGCLK pin is controlled by TDENMS control bit

1 = the TDEN/TGCLK pin is a constant transmit clock output

**Bit 7: One-Second Timer Clock Select (OSTCS).** This control bit selects the clock source for the internal onesecond timer.

 $0 =$  use RCLK  $1 =$  use TICLK

<span id="page-24-0"></span>



### **Bit 0: TDEN Invert Enable (TDENI)**

0 = do not invert the TDEN/TGCLK signal (normal mode)

1 = invert the TDEN/TGCLK signal (inverted mode)

#### **Bit 1: TDAT Invert Enable (TDATI)**

0 = do not invert the TDAT signal (normal mode)

1 = invert the TDAT signal (inverted mode)

#### **Bit 2: TICLK Invert Enable (TICLKI)**

 0 = do not invert the TICLK signal (normal mode) 1 = invert the TICLK signal (inverted mode)

#### **Bit 3: TSOF Invert Enable (TSOFI)**

0 = do not invert the TSOF signal (normal mode)

1 = invert the TSOF signal (inverted mode)

#### **Bit 4: TOH Invert Enable (TOHI)**

0 = do not invert the TOH signal (normal mode)

1 = invert the TOH signal (inverted mode)

#### **Bit 5: TOHEN Invert Enable (TOHENI)**

0 = do not invert the TOHEN signal (normal mode)

1 = invert the TOHEN signal (inverted mode)

**Bit 6: Transmit Start-of-Frame I/O Control (TSOFC).** When this bit is logic 1, the TSOF pin is an output and pulses for the last TICLK cycle of each frame. When this bit is 0, the TSOF pin is an input, and the device uses it to determine the frame boundaries. See [Figure 5-1](#page-10-0) for functional timing information.

0 = TSOF is an input (reset default as input)

1 = TSOF is an output

**Bit 7: Transmit Data-Enable Mode Select (TDENMS).** When this bit is logic 0, the TDEN/TGCLK output has the TDEN (data enable) function. TDEN asserts during payload bit times and de*-*asserts during overhead bit times. When this bit is logic 1, TDEN/TGCLK has the TGCLK (gapped clock) function. TGCLK pulses during payload bit times and is suppressed during overhead bit times. The TCCLK control bit in the [MC2](#page-23-0) register has precedence over this control bit. See [Figure 5-1](#page-10-0) for functional timing information.

#### 0 = TDEN (data enable) mode

1 = TGCLK (gapped clock) mode



<span id="page-25-0"></span>MC4 **Master Configuration Register 4** 



#### **Bit 0: RDEN Invert Enable (RDENI)**

 $0 =$  do not invert the RDEN signal (normal mode)

1 = invert the RDEN signal (inverted mode)

#### **Bit 1: RDAT Invert Enable (RDATI)**

 $0 =$  do not invert the RDAT signal (normal mode)

1 = invert the RDAT signal (inverted mode)

#### **Bit 2: ROCLK Invert Enable (ROCLKI)**

0 = do not invert the ROCLK signal (normal mode)

1 = invert the ROCLK signal (inverted mode)

#### **Bit 3: RSOF Invert Enable (RSOFI)**

0 = do not invert the RSOF signal (normal mode)

1 = invert the RSOF signal (inverted mode)

**Bit 4: RDAT Force High (RDATH).** This bit is set to logic 1 at reset, which puts an all-ones signal on the RDAT pin. This pin should be cleared once the device has framed to a valid signal. The RDAT pin can be forced low by setting both the RDATH and RDATI control bits.

0 = do not force RDAT high (normal mode)

1 = force RDAT high (default reset mode)

#### **Bit 5: RLOS Invert Enable (RLOSI)**

0 = do not invert the RLOS signal (normal mode)

1 = invert the RLOS signal (inverted mode)

#### **Bit 6: ROOF Invert Enable (ROOFI)**

0 = do not invert the ROOF signal (normal mode)

1 = invert the ROOF signal (inverted mode)

**Bit 7: Receive Data-Enable Mode Select (RDENMS).** When this bit is logic 0, the RDEN/RGCLK output has the RDEN (data enable) function. RDEN asserts during payload bit times and de-asserts during overhead bit times. When this bit is logic 1, RDEN/RGCLK has the RGCLK (gapped clock) function. RGCLK pulses during payload bit times and is suppressed during overhead bit times. See **Figure 5-2** for timing information.

0 = RDEN (data enable) mode

1 = RGCLK (gapped clock) mode



<span id="page-26-0"></span>**Master Configuration Register 5** 



#### **Bit 0: TCLK Invert Enable (TCLKI)**

0 = do not invert the TCLK signal (normal mode)

1 = invert the TCLK signal (inverted mode)

#### **Bit 1: TPOS/TNRZ Invert Enable (TPOSI)**

0 = do not invert the TPOS/TNRZ signal (normal mode)

1 = invert the TPOS/TNRZ signal (inverted mode)

#### **Bit 2: TNEG Invert Enable (TNEGI)**

 $0 =$  do not invert the TNEG signal (normal mode)

1 = invert the TNEG signal (inverted mode)

**Bit 3: TPOS/TNRZ Force-High Enable (TPOSH).** The TPOS/TNRZ pin can be forced low by setting both the TPOSH and TPOSI control bits.

0 = allow normal transmit data to appear at the TPOS/TNRZ pin (normal mode)

1 = force the TPOS/TNRZ signal high (force high mode, can be inverted)

**Bit 4: TNEG Force-High Enable (TNEGH).** The TNEG pin can be forced low by setting both the TNEGH and TNEGI control bits.

0 = allow normal transmit data to appear at the TNEG pin (normal mode)

1 = force the TNEG signal high (force high mode, can be inverted)

#### **Bit 5: RCLK Invert Enable (RCLKI)**

0 = do not invert the RCLK signal (normal mode)

1 = invert the RCLK signal (inverted mode)

#### **Bit 6: RPOS/RNRZ Invert Enable (RPOSI)**

0 = do not invert the RPOS/RNRZ signal (normal mode)

1 = invert the RPOS/RNRZ signal (inverted mode)

#### **Bit 7: RNEG/RLCV Invert Enable (RNEGI)**

0 = do not invert the RNEG/RLCV signal (normal mode)

<span id="page-26-1"></span>1 = invert the RNEG/RLCV signal (inverted mode)





*This register is a global resource and is mapped into address 06h in every framer in the device. In both interrupt-based and polling-based device servicing strategies, the host processor should read this register first to determine which framers require servicing.* 

**Bit 0: Interrupt 1 (INT1).** This bit is set when framer 1 is driving the  $\overline{\text{INT}}$  pin.

**Bit 1: Interrupt 2 (INT2).** This bit is set when framer 2 is driving the  $\overline{INT}$  pin.

**Bit 2: Interrupt 3 (INT3).** This bit is set when framer 3 is driving the  $\overline{INT}$  pin.

**Bit 3: Interrupt 4 (INT4).** This bit is set when framer 4 is driving the  $\overline{INT}$  pin.

### <span id="page-27-0"></span>**7.6.1 Master Status Register (MSR)**

The master status register (MSR) is a special status register that helps the host processor quickly locate changes in device status. Each major block in the framer has a status bit in the MSR. When an alarm or event occurs in one of these blocks, the device can be configured to set the appropriate bit in the MSR. The latched status bits in the [MSRL](#page-28-0) can also cause a hardware interrupt to occur. In both interrupt-based and polling-based device servicing strategies, the host processor should read the [ISR1](#page-26-1) register to determine which framers need service and then read the [MSRL](#page-28-0) register of each framer that needs service to determine which blocks within the framer need service.

<span id="page-27-1"></span>

**Bit 1: Counter Overflow Event (COVF).** This real-time status bit is set to 1 if any of the error counters saturate (the error counters saturate when full). This bit is cleared when the error counters are cleared. The error counters are discussed in Section [7.8.](#page-41-0)

Default

**Bit 2: Change in BERT Status (BERT).** This real-time status bit is set when any of the bits in the **BSRL** register are set and the corresponding bits in the [BSRIE](#page-49-1) interrupt-enable register are set. This bit is cleared when the latched status bits in the [BSRL](#page-48-0) register are cleared or the interrupt-enable bits in the [BSRIE](#page-49-1) register are cleared. The setting of this status bit can cause a hardware interrupt to occur if the BERTIE bit in the [MSRIE](#page-29-0) register is set to 1. The interrupt is cleared when this bit is cleared or the interrupt-enable bit in the [MSRIE](#page-29-0) register is cleared.

**Bit 3: Change in HDLC Status (HDLC).** This real-time status bit is set when any of the bits in the [HSRL](#page-56-0) register are set and the corresponding bits in the [HSRIE](#page-57-0) interrupt-enable register are set. This bit is cleared when the latched status bits in the [HSRL](#page-56-0) register are cleared or the interrupt-enable bits in the [HSRIE](#page-57-0) register are cleared. The setting of this status bit can cause a hardware interrupt to occur if the HDLCIE bit in the [MSRIE](#page-29-0) register is set to 1. The interrupt is cleared when this bit is cleared or the interrupt-enable bit in the [MSRIE](#page-29-0) register is cleared.

**Bit 4: Change in FEAC Status (FEAC).** This real-time status bit is set when any of the bits in the **FSRL** register are set and the corresponding bits in the [FSRIE](#page-64-1) interrupt-enable register are set. This bit is cleared when the latched status bits in the [FSRL](#page-63-0) register are cleared or the interrupt-enable bits in the **FSRIE** register are cleared. The setting of this status bit can cause a hardware interrupt to occur if the FEACIE bit in the [MSRIE](#page-29-0) register is set to 1. The interrupt is cleared when this bit is cleared or the interrupt-enable bit in the [MSRIE](#page-29-0) register is cleared.

**Bit 5: Change in DS3/E3 Framer Status (T3E3).** This real-time status bit is set when any of the bits in the [T3E3SRL](#page-36-0) register are set and the corresponding bits in the [T3E3SRIE](#page-37-0) interrupt-enable register are set. This bit is cleared when the latched status bits in the [T3E3SRL](#page-36-0) register are cleared or the interrupt-enable bits in the [T3E3SRIE](#page-37-0) register are cleared. The setting of this status bit can cause a hardware interrupt to occur if the T3E3IE bit in the [MSRIE](#page-29-0) register is set to 1. The interrupt is cleared when this bit is cleared or the interrupt-enable bit in the [MSRIE](#page-29-0) register is cleared.

**Bit 6: Loss-of-Transmit Clock Detected (LOTC).** This real-time status bit is set when the device detects that the TICLK input pin has not toggled for between 9 and 21 clock periods. This bit is cleared when a clock is detected at the TICLK input. The system clock (SCLK) is used to check for the presence of the TICLK. On reset the LOTC status bit is set for a few clock cycles and then cleared if TICLK is present.

**Bit 7: Loss-of-Receive Clock Detected (LORC).** This real-time status bit is set when the device detects that the RCLK input pin has not toggled for between 9 and 21 clock periods. This bit is cleared when a clock is detected at the RCLK input. The system clock (SCLK) checks for the presence of the RCLK. On reset the LORC status bit is set for a few clock cycles and then cleared if RCLK is present.

<span id="page-28-0"></span>

*Note: See* [Figure 7-4](#page-30-0) *for details on the interrupt logic for the status bits in the MSRL register.*

**Bit 0: One-Second Timer Latched (OSTL).** This latched status bit is set to 1 on each 1-second boundary, as timed by the device. The device chooses an arbitrary 1-second boundary that is timed from either the RCLK signal or the TICLK signal depending on the setting of the OSTCS bit in [MC2.](#page-23-0) OSTL is cleared when the host processor writes a 1 to it and is not set again until another 1-second boundary has occurred. When OSTL is set, it can cause a hardware interrupt to occur if the OSTIE bit in the [MSRIE](#page-29-0) register is set to 1. The interrupt is cleared when this bit is cleared or the interrupt-enable bit is cleared. This bit can be used to determine when to read the error counters, if the counters are automatically updated by the 1-second timer.

**Bit 1: Counter Overflow Event Latched (COVFL).** This latched status bit is set to 1 when the COVF status bit in the [MSR](#page-27-1) register goes high. COVFL is cleared when the host processor writes a 1 to it and is not set again until COVF goes high again. When COVFL is set, it can cause a hardware interrupt to occur if the COVFIE bit in the [MSRIE](#page-29-0) register is set to 1. The interrupt is cleared when this bit is cleared or the interrupt-enable bit is cleared. This bit can be used to determine when a counter overflow event occurs.

**Bit 6: Loss-of-Transmit Clock Latched (LOTCL).** This latched status bit is set to 1 when the LOTC status bit in the [MSR](#page-27-1) register goes high. LOTCL is cleared when the host processor writes a 1 to it and is not set again until LOTC goes high again. When LOTCL is set, it can cause a hardware interrupt to occur if the LOTCIE bit in the [MSRIE](#page-29-0) register is set to 1. The interrupt is cleared when this bit is cleared or the interrupt-enable bit is cleared. This bit can be used to determine when a loss of transmit clock event occurs.

**Bit 7: Loss-of-Receive Clock Latched (LORCL).** This latched status bit is set to 1 when the LORC status bit in the [MSR](#page-27-1) register goes high. LORCL is cleared when the host processor writes a 1 to it and is not set again until LORC goes high again. When LORCL is set, it can cause a hardware interrupt to occur if the LORCIE bit in the [MSRIE](#page-29-0) register is set to 1. The interrupt is cleared when this bit is cleared or the interrupt-enable bit is cleared. This bit can be used to determine when a loss of receive clock event occurs.



<span id="page-29-0"></span>Register Name: **MSRIE Master Status Register Interrupt Enable** 



**Bit 0: One-Second Timer Interrupt Enable (OSTIE).** This bit enables an interrupt if the OSTL bit in the [MSRL](#page-28-0) register is set.

0 = interrupt disabled

1 = interrupt enabled

**Bit 1: Counter Overflow Event Interrupt Enable (COVFIE).** This bit enables an interrupt if the COVFL bit in the [MSRL](#page-28-0) register is set.

 $0 =$  interrupt disabled

1 = interrupt enabled

#### **Bit 2: Change in BERT Status Interrupt Enable (BERTIE).** This bit enables an interrupt if the BERT bit in the [MSR](#page-27-1) register is set.

0 = interrupt disabled

 $1 =$  interrupt enabled

#### **Bit 3: Change in HDLC Status Interrupt Enable (HDLCIE).** This bit enables an interrupt if the HDLC bit in the [MSR](#page-27-1) register is set.

- 0 = interrupt disabled
- 1 = interrupt enabled

# **Bit 4: Change in FEAC Status Interrupt Enable (FEACIE).** This bit enables an interrupt if the FEAC bit in the

[MSR](#page-27-1) register is set.

- $0 =$  interrupt disabled
- 1 = interrupt enabled

#### **Bit 5: Change in DS3/E3 Framer Status Interrupt Enable (T3E3IE).** This bit enables an interrupt if the T3E3 bit in the [MSR](#page-27-1) register is set.

- $0 =$  interrupt disabled
	- 1 = interrupt enabled

#### **Bit 6: Loss-of-Transmit Clock Interrupt Enable (LOTCIE).** This bit enables an interrupt if the LOTCL bit in the [MSRL](#page-28-0) register is set.

- 0 = interrupt disabled
- 1 = interrupt enabled

#### **Bit 7: Loss-of-Receive Clock Interrupt Enable (LORCIE).** This bit enables an interrupt if the LORCL bit in the [MSRL](#page-28-0) register is set.

 $0 =$  interrupt disabled

1 = interrupt enabled



<span id="page-30-0"></span>

## <span id="page-31-0"></span>**7.7 DS3/E3 Framer**

## <span id="page-31-1"></span>**7.7.1 DS3/E3 Framer Register Description**



## <span id="page-31-2"></span>**Table 7-D. DS3/E3 Framer Register Map**

Register Name: **T3E3CR1**<br>
Register Description: **T3/E3 Cor** Register Address: **10h** 

<span id="page-31-3"></span>**T3/E3 Control Register** 



**Bit 0: DS3 Mode Select (DS3M).** Selects DS3 or E3 operation. It must be set immediately after reset to select DS3 mode.

 $0 = E3$  mode

 $1 = DS3$  mode

**Bit 1: C-Bit Parity Mode Enable (CBEN).** This bit is only active when the framer is in DS3 mode. When this bit is logic 0, C-Bit Parity is defeated and the C bits are sourced from the TDAT input pin.

0 = disable C-Bit Parity mode (also known as the M23 mode)

1 = enable C-Bit Parity mode

**Bit 2: DS3/E3 Transmit Pass-Through Enable (TPT).** When this bit is set to logic 1, the transmit formatter sources data from the TDAT input on every TCLK cycle and does not insert framing overhead into the transmit data stream. In this mode the TDEN/TGCLK output still marks where the payload bits would be if TPT were not enabled, and the TSOF output still marks the start of a frame. When in this mode, the BERT does not function in payloadonly mode; entire-frame mode should be used instead.

- $0 =$  configure the formatter to insert framing overhead bits
- 1 = configure the formatter to pass through TDAT data without inserting framing overhead bits

**Bit 3: DS3/E3 Transmit Alarm-Indication Signal (TAIS).** When this bit is logic 1 in DS3 mode, the transmitter generates DS3 AIS, which is a properly F-bit and M-bit framed 1010... data pattern with both X bits set to 1, all C bits set to 0, and the proper P bits. When this bit is logic 1 in E3 mode, the transmitter generates an unframed allones pattern. When this bit is logic 0, normal data is transmitted.

 $0 =$  do not transmit AIS

1 = transmit AIS

**Bit 4: DS3/E3 Transmit Remote Alarm Indication (TRAI).** When this bit is logic 1 in DS3 mode, both X bits of each DS3 frame are set to logic 0. When this bit is logic 1 in E3 mode, the RAI bit (bit 11 of each E3 frame) is set to logic 1. When this bit is logic 0 in DS3 mode, both X bits are set to logic 1. When this bit is logic 0 in E3 mode, the RAI bit is set to logic 0.

0 = do not transmit RAI

1 = transmit RAI

**Bit 5: Transmit DS3 Idle Signal Enable (T3IDLE).** When this bit is logic 1 in DS3 mode, the transmitter generates the DS3 idle signal instead of the normal transmit data. The DS3 idle signal is defined as a normally DS3 framed pattern (i.e., with the proper F bits and M bits along with the proper P bits) where the information bit fields are completely filled with a data pattern of 1100..., the C bits in Subframe 3 are set to logic 0, and both X bits are set to logic 1. In C-Bit Parity mode, the PMDL and FEAC channels are still enabled. This bit is ignored in the E3 mode.

0 = do not transmit DS3 idle signal

1 = transmit DS3 idle signal

**Bits 6, 7: E3 National Bit Control (E3SnC[1:0]).** These bits determine the source of the E3 National bit (Sn). On the receive side, the Sn bit is always routed to the [T3E3IR](#page-40-0) register as well as the HDLC controller and the FEAC controller. These bits are ignored in DS3 mode.



<span id="page-33-0"></span>



**Bit 0: E3 Code Violation Enable (E3CVE).** This bit is ignored in the DS3 mode. In E3 mode, this bit is used to configure the bipolar violation count register [\(BPVCR1\)](#page-41-1) to count either bipolar violations (BPV) or code violations (CV). A BPV is defined as consecutive pulses (or marks) of the same polarity that are not part of an HDB3 codeword. A CV is defined in ITU O.161 as consecutive BPVs of the same polarity.

 $0 =$  count BPVs

 $1 = \text{count CVs}$ 

**Bits 1, 2: Frame Error-Counting Control (FECC[1:0])** 



**Bit 3: Error-Counting Control (ECC).** This bit is used to control whether the framer increments certain error counters during OOF conditions. It only affects the error counters that deal with framing overhead:

Frame Error-Count Register ([FECR1\)](#page-42-0) (when it is configured to count frame errors, not OOFs)

DS3 P-Bit Parity Error-Count Register [\(PCR1\)](#page-42-2)

DS3 CP-Bit Parity Error-Count Register ([CPCR1\)](#page-43-0)

DS3 Far-End Block Error-Count Register [\(FEBECR1\)](#page-43-2)

When this bit is logic 0, these error counters are not allowed to increment during OOF conditions. When this bit is logic 1, these error counters are allowed to increment during OOF conditions.

0 = do not allow the FECR/PCR/CPCR/FEBECR error counters to increment during OOF

1 = allow the FECR/PCR/CPCR/FEBECR error counters to increment during OOF

**Bit 4: Automatic FEBE Defeat (AFEBED).** This bit is ignored in E3 mode and in M23 DS3 mode. When this bit is low, the framer automatically inserts FEBE codes into the transmit data stream by setting all three C bits in Msubframe 4 to logic 0. A FEBE condition occurs when any received M bits or F bits are in error, or when the received CP bits indicate a parity error or when the receiver is in the OOF condition.

0 = automatically insert FEBE codes in the transmit data stream based on detected errors

1 = use the TFEBE control to determine the state of the FEBE codes

**Bit 5: Transmit FEBE Setting (TFEBE).** This bit is only active when AFEBED is logic 1. When this bit is logic 0, the formatter forces the FEBE code to 111. When this bit is set logic 1, the formatter forces the FEBE code to 000.

0 = force FEBE to 111 (null state)

1 = force FEBE to 000 (active state)

**Bit 7: Force Receive Framer Resynchronization (FRESYNC).** A 0-to-1 transition on this bit causes the receive framer to resynchronize. This bit must be cleared and set again for a subsequent resynchronization to occur.

<span id="page-34-0"></span>

**Bit 0: Bipolar Violation Insert (BPVI).** A 0-to-1 transition on this bit causes a single BPV to be inserted into the transmit data stream during the next occurrence of three consecutive 1s. This bit must be cleared and set again for a subsequent BPV to be inserted. Toggling this bit has no effect when the LIU interface is in the binary mode. In the manual error insert mode (MEIMS = 1), errors are inserted on each toggle of the TMEI input signal as long as this bit is logic 1. When this bit is logic 0, no BPVs are inserted.

**Bit 1: Excessive Zero Insert (EXZI).** A 0-to-1 transition on this bit causes a single EXZ event to be inserted into the transmit data stream. An EXZ event is defined as three or more consecutive 0s in the DS3 mode and four or more consecutive 0s in the E3 mode. After this bit has been toggled from logic 0 to logic 1, the formatter suppresses the next possible B3ZS/HDB3 codeword substitution to create the EXZ event. This bit must be cleared and set again for a subsequent EXZ event to be inserted. Toggling this bit has no effect when the LIU interface is in the binary mode. In the manual error insert mode (MEIMS = 1), errors are inserted on each toggle of the TMEI input signal as long as this bit is logic 1. When this bit is logic 0, no EXZ events are inserted.

**Bit 2: DS3 P-Bit Parity Error Insert (T3PBEI).** A 0-to-1 transition on this bit causes a single DS3 P-bit parity error event to be inserted into the transmit data stream. A DS3 P-bit parity error is defined as inverting both P bits in a DS3 frame. Once this bit has been toggled from logic 0 to logic 1, the formatter flips both P bits in the next DS3 frame. This bit must be cleared and set again for a subsequent error to be inserted. Toggling this bit has no effect when the framer is operated in the E3 mode. In the manual error insert mode (MEIMS = 1), errors are inserted on each toggle of the TMEI input signal as long as this bit is logic 1. When this bit is logic 0, no P-bit parity errors are inserted.

**Bit 3: DS3 C-Bit Parity Error Insert (T3CPBEI).** A 0-to-1 transition on this bit causes a single DS3 CP-bit parity error event to be inserted into the transmit data stream. A DS3 CP-bit parity error is defined as inverting the proper polarity of all three CP bits in a DS3 frame. Once this bit has been toggled from logic 0 to logic 1, the framer flips all three CP bits in the next DS3 frame. This bit must be cleared and set again for a subsequent error to be inserted. Toggling this bit has no effect when the framer is not operated in C-Bit Parity mode or when the framer is operated in the E3 mode. In the manual error insert mode (MEIMS = 1), errors are inserted on each toggle of the TMEI input signal as long as this bit is logic 1. When this bit is logic 0, no CP-bit parity errors are inserted.

**Bit 4: Frame Bit-Error Insert (FBEI).** A 0-to-1 transition on this bit causes the transmit framer to generate framing bit errors. The type of framing bit error to be inserted is controlled by the FBEIC[1:0] bits. Once this bit has been toggled from logic 0 to logic 1, the framer inserts framing bit errors in the next possible frame. This bit must be cleared and set again for a subsequent error to be inserted. In the manual error insert mode (MEIMS = 1), errors are inserted on each toggle of the TMEI input signal as long as this bit is logic 1. When this bit is logic 0, no frame bit errors are inserted.

| <b>FBEIC[1:0]</b> | <b>TYPE OF FRAMING BIT ERROR INSERTED</b>                                                                |
|-------------------|----------------------------------------------------------------------------------------------------------|
| 00                | <b>DS3 Mode:</b> A single F-bit error                                                                    |
|                   | E3 Mode: A single FAS word of 1111110000 is generated instead of the normal FAS word, which is           |
|                   | 1111010000 (i.e., only 1 bit inverted)                                                                   |
| 01                | <b>DS3 Mode:</b> A single M-bit error                                                                    |
|                   | E3 Mode: A single FAS word of 0000101111 is generated instead of the normal FAS word, which is           |
|                   | 1111010000 (i.e., all FAS bits are inverted)                                                             |
| 10                | <b>DS3 Mode:</b> Four consecutive F-bit errors (causes the far end to lose synchronization)              |
|                   | E3 Mode: Four consecutive FAS words of 1111110000 are generated instead of the normal FAS word, which is |
|                   | 1111010000 (i.e., only 1 bit inverted; causes the far end to lose synchronization)                       |
| 11                | <b>DS3 Mode:</b> Three consecutive M-bit errors (causes the far end to lose synchronization)             |
|                   | E3 Mode: Four consecutive FAS words of 0000101111 are generated instead of the normal FAS word, which is |
|                   | 1111010000 (i.e., all FAS bits are inverted; causes the far end to lose synchronization)                 |

**Bits 5, 6: Frame Bit-Error Insert Control Bits 0 and 1 (FBEIC[1:0])** 

**Bit 7: Manual Error-Insert Mode Select (MEIMS).** When this bit is logic 0, the framer inserts errors on each 0-to-1 transition of the BPVI, EXZI, T3PBEI, T3CPBEI, or FBEI control bits. When this bit is logic 1, the framer inserts errors on each 0-to-1 transition of the TMEI input signal. The appropriate BPVI, EXZI, T3PBEI, T3CPBEI, or FBEI control bit must be set to 1 for this to occur. If all of the BPVI, EXZI, T3PBEI, T3CPBEI, and FBEI control bits are set to 0, no errors are inserted.

<span id="page-35-0"></span>0 = use 0-to-1 transition on the BPVI, EXZI, T3PBEI, T3CPBEI, or FBEI control bits to insert errors 1 = use 0-to-1 transition on the TMEI input signal to insert errors



**Bit 0: Loss-of-Signal Occurrence (LOS).** This real-time status bit is set when the framer detects loss-of-signal and cleared when the LOS condition terminates. The LOS alarm criteria are described in [Table 7-Ea](#page-39-0)nd [Table 7-F.](#page-39-1)

*Note: The LOS status bit is only valid when the framer is in dual-rail (POS/NEG) interface mode. When the framer is in binary (NRZ) interface mode, LOS status must be sourced from the neighboring LIU. The reason for this is that in binary mode the neighboring LIU performs*  B3ZS/HDB3 decoding-substituting zeros for B3ZS/HDB3 codewords-before passing the received traffic to the framer. Because this decoded *traffic can legitimately have long strings of zeros in it, the framer cannot look for and declare LOS in binary mode. In general, the IC that does the B3ZS/HDB3 decoding must provide the LOS status information.* 

**Bit 1: Out-of-Frame Occurrence (OOF).** This real-time status bit is set when the framer detects an OOF condition and cleared when the OOF condition terminates. The OOF defect criteria are described in [Table 7-Ea](#page-39-0)nd [Table 7-F.](#page-39-1)

**Bit 2: Alarm Indication Signal Detected (AIS).** This real-time status bit is set when the framer detects an incoming AIS and cleared when the AIS condition terminates. The AIS alarm criteria are described in [Table 7-Ea](#page-39-0)nd [Table 7-F.](#page-39-1)

**Bit 3: Remote Alarm Indication Detected (RAI).** This real-time status bit is set when the framer detects an incoming RAI signal on the X bits or Sa bits and cleared when the RAI condition terminates. The RAI alarm criteria are described in [Table 7-Ea](#page-39-0)nd [Table 7-F.](#page-39-1) RAI can also be indicated through FEAC codes when the framer is operated in DS3 C-Bit Parity mode, but this bit does not indicate the FEAC alarm code detection.

**Bit 4: DS3 Idle-Signal Detected (T3IDLE).** This real-time status bit is set when the framer detects an incoming DS3 idle signal and cleared when the idle signal terminates. The DS3 idle signal alarm criteria are described in [Table 7-Ea](#page-39-0)nd [Table 7-F.](#page-39-1) When the framer is operated in the E3 mode, this status bit should be ignored.

**Bit 5: Severely Errored-Frame Detected (SEF).** This real-time status bit is set when the frame detects a severely errored frame condition and cleared when the SEF condition clears. The SEF defect criteria are described in [Table 7-Ea](#page-39-0)nd [Table 7-F.](#page-39-1)
<span id="page-36-0"></span>

*Note: See* [Figure 7-5](#page-38-0) *for details on the interrupt logic for the status bits in the T3E3SRL register.* 

**Bit 0: Loss-of-Signal Occurrence Latched (LOSL).** This latched status bit is set to 1 when the LOS status bit in the [T3E3SR](#page-35-0) register changes state (low to high or high to low). LOSL is cleared when the host processor writes a 1 to it. When LOSL is set, it can cause a hardware interrupt to occur if the LOSIE bit in the [T3E3SRIE](#page-37-0) register and the T3E3IE bit in the [MSRIE](#page-29-0) register are both set to 1. The interrupt is cleared when this bit is cleared or one or both of the interrupt-enable bits are cleared. See the note in the LOS status bit description for further information.

**Bit 1: Out-of-Frame Occurrence Latched (OOFL).** This latched status bit is set to 1 when the OOF status bit in the [T3E3SR](#page-35-0) register changes state (low to high or high to low). OOFL is cleared when the host processor writes a 1 to it. When OOFL is set, it can cause a hardware interrupt to occur if the OOFIE bit in the [T3E3SRIE](#page-37-0) register and the T3E3IE bit in the [MSRIE](#page-29-0) register are both set to 1. The interrupt is cleared when this bit is cleared or one or both of the interrupt-enable bits are cleared.

**Bit 2: Alarm Indication Signal Detected Latched (AISL).** This latched status bit is set to 1 when the AIS status bit in the [T3E3SR](#page-35-0) register changes state (low to high or high to low). AISL is cleared when the host processor writes a 1 to it. When AISL is set, it can cause a hardware interrupt to occur if the AISIE bit in the [T3E3SRIE](#page-37-0) register and the T3E3IE bit in the [MSRIE](#page-29-0) register are both set to 1. The interrupt is cleared when this bit is cleared or one or both of the interrupt-enable bits are cleared.

**Bit 3: Remote Alarm Indication Detected Latched (RAIL).** This latched status bit is set to 1 when the RAI status bit in the [T3E3SR](#page-35-0) register changes state (low to high or high to low). RAIL is cleared when the host processor writes a 1 to it. When RAIL is set, it can cause a hardware interrupt to occur if the RAIIE bit in the [T3E3SRIE](#page-37-0) register and the T3E3IE bit in the [MSRIE](#page-29-0) register are both set to 1. The interrupt is cleared when this bit is cleared or one or both of the interrupt-enable bits are cleared.

**Bit 4: DS3 Idle-Signal-Detected Latched (T3IDLEL).** This latched status bit is set to 1 when the T3IDLE status bit in the [T3E3SR](#page-35-0) register changes state (low to high or high to low). T3IDLEL is cleared when the host processor writes a 1 to it. When T3IDLEL is set, it can cause a hardware interrupt to occur if the T3IDLEIE bit in the [T3E3SRIE](#page-37-0) register and the T3E3IE bit in the [MSRIE](#page-29-0) register are both set to 1. The interrupt is cleared when this bit is cleared or one or both of the interrupt-enable bits are cleared.

**Bit 5: Severely Errored Frame Detected Latched (SEFL).** This latched status bit is set to 1 when the SEF status bit in the [T3E3SR](#page-35-0) register changes state (low to high or high to low). SEFL is cleared when the host processor writes a 1 to it. When SEFL is set, it can cause a hardware interrupt to occur if the SEFIE bit in the [T3E3SRIE](#page-37-0) register and the T3E3IE bit in the [MSRIE](#page-29-0) register are both set to 1. The interrupt is cleared when this bit is cleared or one or both of the interrupt-enable bits are cleared.

**Bit 7: Change-of-Frame Alignment Latched (COFAL).** This latched status bit is set to 1 when the DS3/E3 framer has experienced a change of frame alignment (COFA). A COFA occurs when the framer achieves synchronization in a different alignment than it had previously. If the framer has never acquired synchronization before, then this status bit is meaningless. COFAL is cleared when the host processor writes a 1 to it and is not set again until the framer has lost synchronization and reacquired synchronization in a different alignment. When COFAL is set, it can cause a hardware interrupt to occur if the COFAIE bit in the [T3E3SRIE](#page-37-0) register and the T3E3IE bit in the [MSRIE](#page-29-0) register are both set to 1. The interrupt is cleared when this bit is cleared or one or both of the interrupt-enable bits are cleared.

<span id="page-37-0"></span>Register Name: **T3E3SRIE**  Register Address: **1Ah** 

Register Description: **DS3/E3 Status Register Interrupt Enable** 



**Bit 0: Loss-of-Signal Occurrence Interrupt Enable (LOSIE).** This bit enables an interrupt if the LOSL bit in the [T3E3SRL](#page-36-0) register is set.

 $0 =$  interrupt disabled

1 = interrupt enabled

**Bit 1: Out-of-Frame Occurrence Interrupt Enable (OOFIE).** This bit enables an interrupt if the OOFL bit in the [T3E3SRL](#page-36-0) register is set.

 $0 =$  interrupt disabled

1 = interrupt enabled

**Bit 2: Alarm Indication Signal Detected Interrupt Enable (AISIE).** This bit enables an interrupt if the AISL bit in the [T3E3SRL](#page-36-0) register is set.

- 0 = interrupt disabled
- 1 = interrupt enabled

**Bit 3: Remote Alarm Indication Detected Interrupt Enable (RAIIE).** This bit enables an interrupt if the RAIL bit in the [T3E3SRL](#page-36-0) register is set.

- 0 = interrupt disabled
	-
	- 1 = interrupt enabled

**Bit 4: DS3 Idle-Signal-Detected Interrupt Enable (T3IDLEIE).** This bit enables an interrupt if the T3IDLEL bit in

the [T3E3SRL](#page-36-0) register is set.  $0 =$  interrupt disabled

- 
- $1 =$  interrupt enabled

**Bit 5: Severely Errored Frame Detected-Interrupt Enable (SEFIE).** This bit enables an interrupt if the SEFL bit in

the [T3E3SRL](#page-36-0) register is set.

- $0 =$  interrupt disabled
- 1 = interrupt enabled

**Bit 7: Change-of-Frame Alignment Interrupt Enable (COFAIE).** This bit enables an interrupt if the COFAL bit in the [T3E3SRL](#page-36-0) register is set.

 $0 =$  interrupt disabled

1 = interrupt enabled



### <span id="page-38-0"></span>**Figure 7-5. T3E3SR Status Bit Interrupt Signal Flow**

<span id="page-39-0"></span>



# <span id="page-39-1"></span>**Table 7-F. E3 Alarm Criteria**







*Note: The status bits in T3E3IR cannot cause a hardware interrupt to occur.* 

**Bit 0: Zero-Suppression Codeword-Detected Latched (ZSCDL).** This latched information bit is set to 1 when the framer detects a B3ZS/HDB3 codeword. ZSCDL is cleared when the host processor writes a 1 to it and is not set again until the framer has detected another B3ZS/HDB3 codeword. This bit has no meaning when the part is configured to operate in binary mode (BIN = 1 in the  $MC1$  register) and should be ignored. This status is still active when the ZCSD control bit is set in the [MC1](#page-21-0) register.

**Bit 1: F-Bit or FAS Error-Detected Latched (FBEL).** This latched information bit is set to 1 when the framer detects an error in either the F bits (DS3 mode) or the FAS word (E3 mode). FBEL is cleared when the host processor writes a 1 to it and is not set again until the framer detects another error.

**Bit 2: M-Bit Error-Detected Latched (MBEL).** This latched information bit is set to 1 when the framer detects an error in the M bits. MBEL is cleared when the host processor writes a 1 to it and is not set again until the framer detects another error in the M bits. This status bit has no meaning in the E3 mode (DS3M = 0 in register [MC1\)](#page-21-0) and should be ignored.

**Bit 3: Excessive Zeros-Detected Latched (EXZL).** This latched information bit is set to 1 when the framer detects a consecutive string of either three or more 0s (DS3 mode) or four or more 0s (E3 mode). EXZL is cleared when the host processor writes a 1 to it and is not set again until the framer detects another excessive zero event. This status is not active when the framer is configured to operate in binary mode (BIN = 1 in register  $MC1$ ).

**Bit 5: E3 National Bit (E3Sn).** This real-time status bit reports the incoming E3 National Bit (Sn). E3Sn is loaded at the start of each E3 frame as the Sn bit is decoded.

**Bit 6: DS3 Application ID Channel Status (T3AIC).** This real-time status bit indicates whether the incoming DS3 data stream is in C-Bit Parity format or M23 format. In the DS3 frame, the first C bit in M-subframe 1 is the application identification channel (AIC). ANSI T1.107 mandates that the AIC must be set to 1 for C-Bit Parity applications and must be toggling between 0 and 1 for M23 application (since it is a stuff control bit). The T3AIC information bit is set to 1 when the framer detects that the AIC is set to 1 for 1020 times or more out of 1024 consecutive M-frames (109ms). T3AIC is cleared when the framer detects that the AIC is set to 1 less than 1020 times out of 1024 consecutive M-frames (109ms). This status bit has no meaning in the E3 mode and should be ignored.

**Bit 7: Receive Unframed All Ones (RUA1).** This real-time status bit indicates that the framer is receiving an unframed all-ones signal. This status bit is valid in both DS3 and E3 modes and has the same function in both modes. The set and clear criteria for RUA1 are listed in [Table 7-E](#page-39-0) and [Table 7-F.](#page-39-1)

### **7.8 DS3/E3 Performance Error Counters**

There are six internal error counters and six corresponding error count registers in the DS3/E3 framer. All the error counters and count registers are 16 bits in length. The framer can be configured to update the count registers with the latest counter values automatically once a second or manually through either the MECU bit in the [MC1](#page-21-0) register or the RECU input pin. When the count registers are updated through any of these methods, the internal error counters are reset to 0. All the error counters saturate when full and do not roll over. When any of the error counters are saturated, the COVF bit is set in the [MSR](#page-27-0) register.





**Bits 0 to 15: Bipolar Violation Count (BPV[15:0]).** This count register contains the value of the internal BPV/CV error counter latched during the last error counter update. In DS3 mode, the internal counter counts bipolar violations (BPV). In the E3 mode, the counter can be configured through the E3CVE bit in the [T3E3CR2](#page-33-0) register to count BPVs or code violations (CVs). A BPV is defined as consecutive pulses (or marks) of the same polarity that are not part of a B3ZS/HDB3 codeword. A CV is defined in ITU O.162 as two consecutive BPVs of the same polarity. When the line interface is in binary mode (BIN = 1 in the [MC1](#page-21-0) register), the internal counter increments for each RCLK clock cycle that the RLCV pin is active. The RLCV pin is normally active high but can be inverted using the RNEGI bit in the [MC5](#page-26-0) register. The BPV counter ignores the RLCV pin when the device is in diagnostic loopback (DLB = 1 in register  $MC2$ ).



**Bits 0 to 15: Excessive Zero Count (EXZ[15:0]).** This count register contains the value of the internal EXZ error counter latched during the last error counter update. The internal counter counts excessive zero occurrences (EXZ). An EXZ occurrence is defined as three or more consecutive 0s in DS3 mode and four or more consecutive 0s in E3 mode. As an example, a string of eight consecutive 0s is a single EXZ occurrence and would only increment this counter once.

<span id="page-42-0"></span>

**Bits 0 to 15: Frame Error Count (FE[15:0]).** This count register contains the value of the internal framer error counter latched during the last error counter update. The internal counter counts either the number of OOF occurrences or the number of framing bit errors received. The type of counting is configured through the FECC[1:0] control bits in the **T3E3CR2** register. The possible configurations are shown below.



When the counter is configured to count OOF occurrences, it increments by one each time the framer loses receive synchronization. When the counter is configured to count framing bit errors, the counter can be configured through the ECC control bit in the [T3E3CR2](#page-33-0) register to either continue counting frame bit errors during an OOF event or not.



**Bits 0 to 15: P-Bit Parity Error Count (PE[15:0]).** This count register contains the value of the internal P-bit parity error counter latched during the last error counter update. The internal counter counts the number of DS3 P-bit parity errors. In E3 mode this counter is meaningless and should be ignored. A P-bit parity error is defined as an occurrence when the two P bits in a DS3 frame do not match one another or when the two P bits do not match the parity calculation made on the information bits. Through the ECC control bit in the [T3E3CR2](#page-33-0) register, the counter can be configured to either continue counting P-bit parity errors during an OOF event or not.



**Bits 0 to 15: CP-Bit Parity Error Count (CPE[15:0]).** This count register contains the value of the internal CP-bit parity error counter latched during the last error counter update. The internal counter counts the number of DS3 CP-bit parity errors. In E3 mode or M23 DS3 mode this counter is meaningless and should be ignored. A CP-bit parity error is defined as an occurrence when the majority-decoded state of the three CP bits does not match the parity calculation made on the information bits. Through the ECC control bit in the [T3E3CR2](#page-33-0) register, the counter can be configured to either continue counting CP-bit parity bit errors during an OOF event or not.



**Bits 0 to 15: Far-End Block Error Count (FEBE[15:0]).** This count register contains the value of the internal FEBE counter latched during the last error counter update. The internal counter counts the number of DS3 far-end block errors (FEBE). In E3 mode or M23 DS3 mode this counter is meaningless and should be ignored. A FEBE is defined as an occurrence when the three received FEBE bits do not equal 111. Through the ECC control bit in the [T3E3CR2](#page-33-0) register, the counter can be configured to either continue counting FEBE occurrences during an OOF event or not.

# **7.9 BERT**

The BERT block can generate and detect the following patterns:

- -Maximal-length pseudorandom patterns up to  $2^{31}$  - 1
- -A repetitive pattern from 1 to 32 bits in length
- -Alternating (16-bit) words that alternate every 1 to 256 words

The BERT receiver has a 24-bit error counter and 32-bit bit counter to allow testing to proceed for long periods without host processor intervention. It can generate interrupts on detecting a bit error, a change in synchronization, or a counter overflow. The BERT can be selected to transmit and receive on the line side or the equipment side. The synchronization algorithm works on a 32-bit block of data, not in a sliding window fashion.

The DS3/E3 formatter can be configured to transmit AIS when the BERT is not being used to test the far end, such as when DLB is active or when BM[1:0] = 1X. When DLB is active, the BERT is used to test the inner workings of the chip, and when BM[1:0] = 1X, the BERT is used to test devices connected on the equipment side (TDAT and RDAT). In either case, BERT patterns are transmitted to the far end on TPOS and TNEG unless the DS3/E3 formatter is configured to transmit AIS by setting [T3E3CR1:](#page-31-0)TAIS = 1.

# **7.9.1 BERT Register Description**



### **Table 7-G. BERT Register Map**

<span id="page-45-0"></span>



**Bit 0: Load Bit and Error Counts (LC).** A low-to-high transition latches the current bit and error counts into the host-processor-accessible registers BBCR and BBECR and then clears the internal counters. This bit should be toggled from low to high whenever the host processor wishes to begin a new acquisition period. Must be cleared and set again for subsequent loads.

**Bit 1: Transmit Pattern Load (TC).** A low-to-high transition loads the pattern generator. This bit should be toggled from low to high whenever the host processor loads a new pattern or needs to resynchronize to an existing pattern. Must be cleared and set again for subsequent loads. For pseudorandom patterns, PS[2:0] must be configured before toggling TC. For repetitive patterns, PS[2:0], RPL[3:0], and RP[31:0] must be configured before toggling TC. For alternating word patterns, PS[2:0], AWC[7:0], and RP[31:0] must be configured before toggling TC.

**Bit 2: Force Resynchronization (RESYNC).** A low-to-high transition forces the receive BERT synchronizer to resynchronize to the incoming data stream. This bit should be toggled from low to high whenever the host processor wishes to acquire synchronization on a new pattern. Must be cleared and set again for a subsequent resynchronization.

### **Bit 3: Receive Invert Data Enable (RINV)**

- $0 =$  do not invert the incoming data stream
- $1 =$  invert the incoming data stream

#### **Bit 4: Transmit Invert Data Enable (TINV)**

- $0 =$  do not invert the outgoing data stream
- 1 = invert the outgoing data stream

**Bit 5: BERT Enable (BENA).** This bit is used to enable the BERT transmitter, replacing the payload, or the entire DS3/E3 signal (depending on the setting of BM[1:0]). The BERT receiver is always enabled. Configure all BERT control and pattern registers and toggle the TC control bit before setting BENA.

- 0 = disable BERT transmitter
- 1 = enable BERT transmitter

**Bits 6, 7: BERT Mode (BM[1:0]).** These bits select whether the BERT pattern replaces only the DS3/E3 payload or the entire DS3/E3 frame (payload and overhead). These bits also select the BERT transmit direction: line side (TPOS/TNEG and RPOS/RNEG) or equipment side (TDAT and RDAT).



<span id="page-46-0"></span>



**Bits 0 to 3: Repetitive Pattern Length (RPL[3:0]).** RPL3 is the MSB and RPL0 is the LSB of a nibble that describes how long the repetitive pattern is. The valid range is 17 (0000) to 32 (1111). These bits are ignored if the BERT is programmed for a pseudorandom pattern or an alternating word pattern. To create repetitive patterns fewer than 17 bits in length, the user must set the length to an integer multiple of the desired length that is less than or equal to 32. For example, to create a 6-bit pattern, set the length to 18 (0001), 24 (0111), or 30 (1101).



**Bits 4 to 6: Pattern Select (PS[2:0]).** This field specifies the type of pattern to be generated. After configuring these bits, the TC bit in the [BCR1](#page-45-0) register must be toggled to reconfigure the pattern generator.



<span id="page-46-1"></span>



**Bit 0: Single Bit-Error Insert (SBE).** A low-to-high transition creates a single bit error. Must be cleared and set again for a subsequent bit error to be inserted.

**Bits 1 to 3: Error Insert Bits (EIB[2:0]).** Automatically insert bit errors at the prescribed rate into the generated data pattern. Useful for verifying error detection operation.



<span id="page-47-0"></span>



**Bits 0 to 7: Alternating Word Count Rate (AWC[7:0]).** When the BERT is programmed in the alternating word mode, it transmits the word in register RP[15:0] a number of times equal to AWC[7:0] + 1 and then transmits the word loaded in RP[31:16] the same number of times. The valid count range is from 00h to FFh. These bits are ignored if the BERT is programmed for a pseudorandom pattern or a repetitive pattern.



<span id="page-47-1"></span>



**Bit 0: Synchronization Status (SYNC).** This real-time status bit is set when the incoming pattern matches for 32 consecutive bit positions. SYNC bit is cleared when six or more bits out of 64 are received in error.

**Bit 1: BERT Error-Counter Overflow (BECO).** This real-time status bit is set when the 24**-**bit BERT error counter (BEC) saturates. BECO is cleared when [BCR1:](#page-45-0)LC is toggled to load the error counts.

**Bit 2: BERT Bit-Counter Overflow (BBCO).** This real-time status bit is set when the 32**-**bit BERT bit counter (BBC) saturates. BBCO is cleared when [BCR1:](#page-45-0)LC is toggled to load the error counts.

**Bit 4: Receive All Zeros (RA0).** This real-time status bit is set when 32 consecutive 0s are received. RA0 is cleared when a 1 is received.

**Bit 5: Receive All Ones (RA1).** This real-time status bit is set when 32 consecutive 1s are received. RA1 is cleared when a 0 is received.

<span id="page-48-0"></span>

*Note: See [Figure 7-6 f](#page-49-1)or details on the interrupt logic for the status bits in the BSRL register.* 

**Bit 0: Synchronization Status Latched (SYNCL).** This latched status bit is set to 1 when the SYNC status bit in the [BSR](#page-47-1) register changes state (low to high or high to low). To determine if this bit was set because of finding synchronization or losing synchronization, read the SYNC real-time status bit in the [BSR](#page-47-1) register. SYNCL is cleared when the host processor writes a 1 to it and is not set again until SYNC changes state again. When SYNCL is set, it can cause a hardware interrupt to occur if the SYNCIE bit in the [BSRIE](#page-49-0) register and the BERTIE bit in the [MSRIE](#page-29-0) register are both set to 1. The interrupt is cleared when this bit is cleared or one or both of the interrupt-enable bits are cleared.

**Bit 1: BERT Error-Counter Overflow Latched (BECOL).** This latched status bit is set to 1 when the BECO status bit in the [BSR](#page-47-1) register goes high. BECOL is cleared when the host processor writes a one to it and is not set again until BECO goes high again. When BECOL is set, it can cause a hardware interrupt to occur if the BECOIE bit in the [BSRIE](#page-49-0) register and the BERTIE bit in the [MSRIE](#page-29-0) register are both set to a 1. The interrupt is cleared when this bit is cleared or one or both of the interrupt-enable bits are cleared.

**Bit 2: BERT Bit-Counter Overflow Latched (BBCOL).** This latched status bit is set to 1 when the BBCO status bit in the [BSR](#page-47-1) register goes high. BBCOL is cleared when the host processor writes a 1 to it and is not set again until BBCO goes high again. When BBCOL is set, it can cause a hardware interrupt to occur if the BBCOIE bit in the [BSRIE](#page-49-0) register and the BERTIE bit in the [MSRIE](#page-29-0) register are both set to 1. The interrupt is cleared when this bit is cleared or one or both of the interrupt-enable bits are cleared.

**Bit 3: Bit Error-Detected Latched (BEDL).** This latched status bit is set to 1 when a bit error is detected. The receive BERT must be in synchronization to detect bit errors. BEDL is cleared when the host processor writes a 1 to it. When BEDL is set it can cause a hardware interrupt to occur if the BEDIE bit in the [BSRIE](#page-49-0) register and the BERTIE bit in the **MSRIE** register are both set to 1. The interrupt is cleared when this bit is cleared or one or both of the interrupt-enable bits are cleared.

**Bit 4: Receive All-Zeros Latched (RA0L).** This latched status bit is set to 1 when the RA0 bit in the **BSR** register is set. RA0L is cleared when the host processor writes a 1 to it. RA0L cannot cause an interrupt.

**Bit 5: Receive All-Ones Latched (RA1L).** This latched status bit is set to 1 when the RA1 bit in the [BSR](#page-47-1) register is set. RA1L is cleared when the host processor writes a 1 to it. RA1L cannot cause an interrupt.

<span id="page-49-0"></span>Register Name: **BSRIE**  Register Address: **3Ah** 

Register Description: **BERT Status Register Interrupt Enable** 



**Bit 0: Synchronization Status Interrupt Enable (SYNCIE).** This bit enables an interrupt if the SYNCL bit in the [BSRL](#page-48-0) register is set.

 $0 =$  interrupt disabled

1 = interrupt enabled

**Bit 1: BERT Error-Counter Overflow Interrupt Enable (BECOIE).** This bit enables an interrupt if the BECOL bit in the [BSRL](#page-48-0) register is set.

0 = interrupt disabled

1 = interrupt enabled

**Bit 2: BERT Bit-Counter Overflow Interrupt Enable (BBCOIE).** This bit enables an interrupt if the BBCOL bit in the [BSRL](#page-48-0) register is set.

0 = interrupt disabled

1 = interrupt enabled

**Bit 3: Bit Error-Detected Interrupt Enable (BEDIE).** This bit enables an interrupt if the BEDL bit in the [BSRL](#page-48-0) register is set.

 $0 =$  interrupt disabled

1 = interrupt enabled

# <span id="page-49-1"></span>**Figure 7-6. BERT Status Bit Interrupt Signal Flow**



<span id="page-50-1"></span><span id="page-50-0"></span>

<span id="page-50-3"></span><span id="page-50-2"></span>**Bits 0 to 31: BERT Repetitive Pattern (RP[31:0]).** These registers must be configured for the BERT to properly generate and synchronize to a repetitive pattern or an alternating word pattern. For an alternating word pattern, the first word to be transmitted should be placed into RP[15:0], and the second word should be placed into RP[31:16]. In the first word, RP0 is the LSB and is transmitted first. In the second word, RP16 is the LSB and is transmitted first. For repetitive patterns, RP0 is the LSB and is transmitted first, while the MSB is determined by the repetitive pattern length, RPL[3:0].

An alternating word example: To use the DDS stress pattern "7E," set BRPR1 = BRPR2 = 00h, BRPR3 = BRPR4 = 7Eh. When AWC[7:0] is set to 49 (decimal), the BERT sends and detects (49 + 1) x 2 = 100 bytes of 00h followed by 100 bytes of 7Eh.

<span id="page-51-1"></span><span id="page-51-0"></span>

<span id="page-51-3"></span><span id="page-51-2"></span>**Bits 0 to 31: BERT Bit Counter (BBC[31:0]).** The BBCR registers are loaded with the value of the internal BERT bit counter when the LC control bit in the [BCR1](#page-45-0) register is toggled. This 32**-**bit counter increments for each data bit received. The bit counter starts counting when the BERT goes into receive synchronization (SYNC = 1) and continues counting even if the BERT loses sync. The bit counter saturates and does not roll over. Upon saturation, the BBCO status bit in the [BSR](#page-47-1) register is set. When the LC bit is toggled, the bit count is loaded into the BBCR registers and the internal bit counter is cleared. If the BERT is in sync when LC is toggled, the bit counter continues to count up from zero. If the BERT is out of sync when LC is toggled, the bit counter is held at zero until the BERT regains sync. The host processor should toggle LC after the BERT has synchronized and then toggle LC again when the error-checking period is complete. If the framer loses synchronization during this period, then the counting results are suspect.

<span id="page-52-1"></span><span id="page-52-0"></span>

<span id="page-52-2"></span>**Bits 0 to 23: BERT Bit-Error Counter (BEC[23:0]).** The BBECR registers are loaded with the value of the internal BERT error counter when the LC control bit in the **BCR1** register is toggled. This 24-bit counter increments for each received data bit that does not match the expected pattern. The error counter starts counting when the BERT goes into receive synchronization (SYNC = 1) and continues counting even if the BERT loses sync. The error counter saturates and does not roll over. Upon saturation, the BECO status bit in the [BSR](#page-47-1) register is set. When the LC bit is toggled, the error count is loaded into the BBECR registers and the internal error counter is cleared. If the BERT is in sync when LC is toggled, the error counter continues to count up from zero. If the BERT is out of sync when LC is toggled, the error counter is held at zero until the BERT regains sync. The host processor should toggle LC after the BERT has synchronized and then toggle LC again when the error-checking period is complete. If the framer loses synchronization during this period, then the counting results are suspect.

# **7.10 HDLC Controller**

Each framer contains an on-board HDLC controller with 256-byte buffers in the transmit and receive paths. When the framer is operated in the DS3 C-Bit Parity mode, the HDLC transmitter and receiver are connected to the three C-bits in M-subframe 5. When the framer is operated in the E3 mode, the user has the option to connect the HDLC transmitter to the Sn bit, while the HDLC receiver is always connected to the Sn bit in the receive data. If the host processor does not wish to use the HDLC controller for the Sn bit, then the status provided by the HDLC controller should be ignored. On the transmit side, the host processor selects the source of the Sn bit through the E3SnC0 and E3SnC1 controls bits in the [T3E3CR1](#page-31-0) register. The HDLC controller is not used in the DS3 M23 mode.

# **7.10.1 Receive Operation**

On reset, the receive HDLC controller flushes the receive FIFO and begins searching for a new incoming HDLC packet. It then performs a bit-by-bit search for an HDLC packet and when one is detected, it zero destuffs the incoming data stream, automatically byte aligns to it, and places the incoming bytes into the receive FIFO as they are received. The first byte of each packet is marked in the receive FIFO by setting the opening byte (OBYTE) bit. Upon detecting a closing flag, the receive HDLC controller checks the 16**-**bit CRC to see if the packet is valid or not and then marks the last byte of the packet in the receive FIFO by setting the closing byte (CBYTE) bit. The CRC is not passed to the receive FIFO. When the CBYTE bit is set, the host processor can obtain the status of the incoming packet through the packet status bits (PS0 and PS1). Incoming packets can be separated by as few as one flag or by two flags that share a common zero. If the receive FIFO ever fills beyond capacity, the rest of the incoming packet data is discarded, and the receive FIFO overrun (ROVRL) status bit is set. If such a scenario occurs, then the last packet in the FIFO is suspect and should be discarded. When an overflow occurs, the receive

HDLC controller stops accepting packets until either the FIFO is completely emptied or reset. If the receive HDLC detects an incoming abort (seven or more 1s in a row), it sets the receive abort sequence-detected (RABTL) status bit. If an abort sequence is detected in the middle of an incoming packet, then the receive HDLC controller sets the packet status bits accordingly in the receive FIFO.

The receive HDLC controller has been designed to minimize its real-time host processor support requirements. The 256-byte receive FIFO is deep enough to store the three DS3 packets (path ID, idle signal ID, and test signal ID) that arrive once a second. Thus, in DS3 applications the host processor only needs to read the receive HDLC FIFO once a second to retrieve the three messages. The host processor can be notified when the beginning of a new packet is received (receive packet-start status bit) and when the end of a packet is received (receive packet-end status bit). Also, the host processor can be notified when the FIFO has filled beyond a programmable level called the high watermark. The host processor reads the incoming packet data out of the receive FIFO one byte at a time. When the receive FIFO is empty, the REMPTY bit in the HDLC information register (HIR) is set.

### **7.10.2 Transmit Operation**

On reset, the transmit HDLC controller flushes the transmit FIFO and transmits an abort followed by either 7Eh or FFh (depending on the setting of the TFS control bit) continuously. The transmit HDLC controller then waits until there are at least two bytes in the transmit FIFO before starting to send the packet. The transmit HDLC automatically adds an opening flag of 7Eh to the beginning of the packet and zero stuffs the outgoing data stream. When the transmit HDLC controller detects that the TMEND bit in the transmit FIFO is set, it automatically calculates and appends the 16**-**bit CRC checksum followed by a closing flag of 7Eh. If the FIFO is empty, the transmit HDLC controller sends either 7Eh or FFh continuously. When new data arrives in the FIFO, the transmit HDLC automatically transmits the opening flag and begins sending the next packet. Between consecutive packets, there are always at least two flags. If the transmit FIFO ever empties when a packet is being sent (i.e., before the TMEND bit is set), then the transmit HDLC controller sets the transmit FIFO underrun (TUDRL) status bit and sends an abort of seven 1s in a row (FEh) followed by continuous transmission of either 7Eh (flags) or FFh (idle). When the FIFO underruns, the transmit HDLC controller should be reset by the host processor.

The transmit HDLC controller has been designed to minimize its real-time host processor support requirements. The 256-byte transmit FIFO is deep enough to store the three DS3 packets (path ID, idle signal ID, and test signal ID) that should be sent once a second. Thus, in DS3 applications the host processor only needs to write the transmit HDLC FIFO once a second to send the three messages. Once the host processor has written an outgoing packet, it can monitor the transmit packet-end (TENDL) status bit to know when the packet has been sent. Also, the host processor can be notified when the FIFO has emptied below a programmable level called the low watermark. The host processor must never overfill the FIFO. To keep this from occurring, the host processor can obtain the real-time depth of the transmit FIFO through the transmit FIFO level bits in the HDLC information register (HIR).

# **7.10.3 HDLC Register Description**



# **Table 7-H. HDLC Register Map**

<span id="page-54-0"></span>

Name | RHR | THR | RID | TID | TFS | TZSD | TCRCI | TCRCD Default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0

**Bit 0: Transmit CRC Defeat (TCRCD).** When this bit is logic 0, the transmit HDLC controller automatically calculates and appends the 16-bit CRC to the outgoing HDLC message. When this bit is logic 1, the transmit HDLC controller does not append the CRC to the outgoing message.

0 = enable CRC generation (normal operation)

1 = disable CRC generation

**Bit 1: Transmit CRC Invert (TCRCI).** When this bit is logic 0, the transmit HDLC controller generates the CRC normally. When this bit is logic 1, the transmit HDLC controller inverts all 16 bits of the generated CRC. This bit is ignored when CRC generation is disabled (TCRCD = 1). This bit is useful in testing HDLC operation.

0 = do not invert the generated CRC (normal operation)

1 = invert the generated CRC

**Bit 2: Transmit Zero Stuffer Defeat (TZSD).** When this bit is logic 0, the transmit HDLC controller performs zero stuffing on all data between the opening and closing flags of the HDLC message. When this bit is logic 1, the transmit HDLC controller does not perform zero stuffing.

0 = enable zero stuffing (normal operation)

1 = disable zero stuffing

**Bit 3: Transmit Flag/Idle Select (TFS).** This control bit determines whether flags or idle bytes are transmitted between packets.

 $0 = 7Eh$  (flags)  $1 = FFh$  (idle)

**Bit 4: Transmit Invert Data (TID).** When this bit is logic 1, the entire transmit HDLC data stream (including flags and CRC checksum) is inverted before being transmitted by the DS3/E3 formatter.

0 = do not invert transmit HDLC data stream (normal operation)

1 = invert transmit HDLC data stream

**Bit 5: Receive Invert Data (RID).** When this bit is logic 1, the entire receive HDLC data stream (including flags and CRC checksum) is inverted before processing by the receive HDLC controller.

0 = do not invert receive HDLC data stream (normal operation)

1 = invert receive HDLC data stream

**Bit 6: Transmit HDLC Reset (THR).** A 0-to-1 transition resets the transmit HDLC controller. A reset flushes the transmit FIFO and causes the transmit HDLC controller to transmit one FEh abort sequence (seven 1s in a row) followed by continuous transmission of either 7Eh (flags) or FFh (idle) until the beginning of a new packet (at least two bytes) is written into the transmit HDLC FIFO.

**Bit 7: Receive HDLC Reset (RHR).** A 0-to-1 transition resets the receive HDLC controller. A reset flushes the current contents of the receive FIFO and causes the receive HDLC controller to begin searching for a new incoming HDLC packet.

<span id="page-55-0"></span>



**Bits 2 to 0: Transmit Low Watermark Select Bits (TLWMS[2:0]).** These control bits determine when the HDLC controller should set the TLWM status bit in the [HSR](#page-55-1) register. When the transmit FIFO contains less than the number of bytes specified by these bits, the TLWM status bit is set to logic 1.



**Bits 4 to 6: Receive High Watermark Select Bits (RHWMS[2:0]).** These control bits determine when the HDLC controller should set the RHWM status bit in the [HSR](#page-55-1) register. When the receive FIFO contains more than the number of bytes specified by these bits, the RHWM status bit is set to logic 1.



<span id="page-55-1"></span>



**Bit 2: Transmit FIFO Low Watermark (TLWM).** This real-time status bit is set to 1 when the transmit FIFO contains less than the number of bytes configured by TLWMS[2:0] control bits in the [HCR2](#page-55-0) register. This bit is cleared when the FIFO fills beyond the low watermark.

**Bit 3: Receive FIFO High Watermark (RHWM).** This real-time status bit is set to 1 when the receive FIFO contains more than the number of bytes configured by the RHWMS[2:0] control bits in the [HCR2](#page-55-0) register. This bit is cleared when the FIFO empties below the high watermark.

<span id="page-56-0"></span>



*Note: See [Figure 7-7 f](#page-58-0)or details on the interrupt signal flow for the status bits in the HSRL register.*

**Bit 0: Transmit Packet-End Latched (TENDL).** This latched status bit is set to 1 each time the transmit HDLC controller reads a transmit FIFO byte with the corresponding TMEND bit set or when a FIFO underrun occurs. TENDL is cleared when the host processor writes a 1 to it. When TENDL is set, it can cause a hardware interrupt to occur if the TENDIE bit in the [HSRIE](#page-57-0) register and the HDLCIE bit in the [MSRIE](#page-29-0) register are both set to 1. The interrupt is cleared when this bit is cleared or one or both of the interrupt-enable bits are cleared.

**Bit 1: Transmit FIFO Underrun Latched (TUDRL).** This latched status bit is set to 1 each time the transmit FIFO underruns. TUDRL is cleared when the host processor writes a 1 to it and is not set again until another underrun occurs (i.e., the FIFO has been written to and then allowed to empty again without the TMEND bit set). When TUDRL is set, it can cause a hardware interrupt to occur if the TUDRIE bit in the [HSRIE](#page-57-0) register and the HDLCIE bit in the [MSRIE](#page-29-0) register are both set to 1. The interrupt is cleared when this bit is cleared or one or both of the interrupt-enable bits are cleared.

**Bit 2: Transmit FIFO Low Watermark Latched (TLWML).** This latched status bit is set to 1 when the TLWM status bit in the [HSR](#page-55-1) register goes high. TLWML is cleared when the host processor writes a 1 to it and is not set again until TLWM goes high again. When TLWML is set, it can cause a hardware interrupt to occur if the TLWMIE bit in the **HSRIE** register and the HDLCIE bit in the **MSRIE** register are both set to one. The interrupt is cleared when this bit is cleared or one or both of the interrupt-enable bits are cleared.

**Bit 3: Receive FIFO High Watermark Latched (RHWML).** This latched status bit is set to 1 when the RHWM status bit in the [HSR](#page-55-1) register goes high. RHWML is cleared when the host processor writes a one to it and is not set again until RHWM goes high again. When RHWML is set, it can cause a hardware interrupt to occur if the RHWMIE bit in the [HSRIE](#page-57-0) register and the HDLCIE bit in the [MSRIE](#page-29-0) register are both set to 1. The interrupt is cleared when this bit is cleared or one or both of the interrupt-enable bits are cleared.

**Bit 4: Receive Abort Sequence Detected Latched (RABTL).** This latched status bit is set to 1 each time the receive HDLC controller detects an abort sequence (seven or more 1s in a row) during packet reception. If the receive HDLC is not currently receiving a packet, then receiving an abort sequence does not set this status bit. RABTL is cleared when the host processor writes a 1 to it and is not set again until another abort is detected (at least one valid flag must be detected before another abort can be detected). When RABTL is set, it can cause a hardware interrupt to occur if the RABTIE bit in the [HSRIE](#page-57-0) register and the HDLCIE bit in the [MSRIE](#page-29-0) register are both set to 1. The interrupt is cleared when this bit is cleared or one or both of the interrupt-enable bits are cleared.

**Bit 5: Receive Packet-Start Latched (RPSL).** This latched status bit is set to 1 each time the receive HDLC controller detects the start of an HDLC packet. RPSL is cleared when the host processor writes a 1 to it and is not set again until another start of packet is detected. When RPSL is set, it can cause a hardware interrupt to occur if the RPSIE bit in the **HSRIE** register and the HDLCIE bit in the [MSRIE](#page-29-0) register are both set to 1. The interrupt is cleared when this bit is cleared or one or both of the interrupt-enable bits are cleared.

**Bit 6: Receive Packet-End Latched (RPEL).** This latched status bit is set to 1 each time the HDLC controller detects a closing flag during reception of a packet, regardless of whether the packet is valid (CRC correct) or not (bad CRC, abort sequence detected, packet too small, not an integral number of octets, or an overrun occurred). RPEL is cleared when the host processor writes a 1 to it and is not set again until another message end is detected. When RPEL is set, it can cause a hardware interrupt to occur if the RPEIE bit in the [HSRIE](#page-57-0) register and the HDLCIE bit in the [MSRIE](#page-29-0) register are both set to 1. The interrupt is cleared when this bit is cleared or one or both of the interrupt-enable bits are cleared.

**Bit 7: Receive FIFO Overrun Latched (ROVRL).** This latched status bit is set to 1 each time the receive FIFO overruns. ROVRL is cleared when the host processor writes a 1 to it and is not set again until another overrun occurs (i.e., the FIFO has been read from and then allowed to fill up again). When ROVRL is set, it can cause a hardware interrupt to occur if the ROVRIE bit in the [HSRIE](#page-57-0) register and the HDLCIE bit in the [MSRIE](#page-29-0) register are both set to 1. The interrupt is cleared when this bit is cleared or one or both of the interrupt-enable bits are cleared.

<span id="page-57-0"></span>



#### **Bit 0: Transmit Packet-End Interrupt Enable (TENDIE).** This bit enables an interrupt if the TENDL bit in the [HSRL](#page-56-0) register is set.

 $0 =$  interrupt disabled

1 = interrupt enabled

**Bit 1: Transmit FIFO Underrun Interrupt Enable (TUDRIE).** This bit enables an interrupt if the TUDRL bit in the [HSRL](#page-56-0) register is set.

 $0 =$  interrupt disabled

1 = interrupt enabled

**Bit 2: Transmit FIFO Low Watermark Interrupt Enable (TLWMIE).** This bit enables an interrupt if the TLWML bit in the [HSRL](#page-56-0) register is set.

0 = interrupt disabled

1 = interrupt enabled

#### **Bit 3: Receive FIFO High Watermark Interrupt Enable (RHWMIE).** This bit enables an interrupt if the RHWML bit in the **HSRL** register is set.

 $0 =$  interrupt disabled

1 = interrupt enabled

# **Bit 4: Receive Abort Sequence Detected Interrupt Enable (RABTIE).** This bit enables an interrupt if the RABTL

bit in the [HSRL](#page-56-0) register is set.

- $0 =$  interrupt disabled
- 1 = interrupt enabled

**Bit 5: Receive Packet-Start Interrupt Enable (RPSIE).** This bit enables an interrupt if the RPSL bit in the [HSRL](#page-56-0) register is set.

- 0 = interrupt disabled
- 1 = interrupt enabled

**Bit 6: Receive Packet-End Interrupt Enable (RPEIE).** This bit enables an interrupt if the RPEL bit in the [HSRL](#page-56-0) register is set.

- $0 =$  interrupt disabled
- 1 = interrupt enabled

#### **Bit 7: Receive FIFO Overrun-Interrupt Enable (ROVRIE).** This bit enables an interrupt if the ROVRL bit in the [HSRL](#page-56-0) register is set.

- $0 =$  interrupt disabled
- 1 = interrupt enabled



### <span id="page-58-0"></span>**Figure 7-7. HDLC Status Bit Interrupt Signal Flow**

<span id="page-59-0"></span>

*Note: Bits in this information register cannot cause an interrupt to occur.* 

**Bits 0 to 3: Transmit FIFO Level (TFL[3:0]).** These real-time status bits indicate the current depth of the transmit FIFO in 16-byte increments.



**Bit 4: Transmit FIFO Empty (TEMPTY).** This real-time status bit is set when the transmit FIFO is empty and cleared when the transmit FIFO contains one or more bytes.

**Bit 5: Receive FIFO Empty (REMPTY).** This real-time status bit is set when the receive FIFO is empty and cleared when the receive FIFO contains one or more bytes.

<span id="page-60-0"></span>

*Note: After the RHDLC2 register is read, the receive FIFO read pointer advances and both the RHDLC1 and RHDLC2 registers are updated with the next data/status from the receive FIFO. The host processor should read RHDLC1 first to retrieve the FIFO data and then immediately read RHDLC2 to retrieve the associated FIFO status bits.* 

**Bits 0 to 7: Receive FIFO Data (D[7:0]).** These bits contain the next byte of receive FIFO data. D0 is the LSB and is the first bit received by the framer, while D7 is the MSB and is the last bit received. Reading this register does not cause the receive FIFO read pointer to advance.

Register Name: **RHDLC2**  Register Address: **5Dh** 

<span id="page-60-1"></span>Register Description: **Receive HDLC FIFO Status** 



**Bit 0: Opening Byte Indicator (OBYTE).** This bit is set to 1 when the RHDLC1 register contains the first byte of an HDLC packet.

**Bit 1: Closing Byte Indicator (CBYTE).** This bit is set to 1 when the RHDLC1 register contains the last byte of an HDLC packet, whether the packet is valid or not. The host processor can check the PS[1:0] bits to determine packet validity.

**Bits 2, 3: Packet Status (PS[1:0]).** These bits are only valid when the CBYTE bit is set to 1. These bits indicate the validity of the incoming packet and the cause of the problem if the packet was received in error.



Packets fewer than four bytes long (including the FCS) are invalid and the data that appears in the FIFO in such instances is meaningless. If only one byte is received between flags, then both the CBYTE and OBYTE bits are set. If two bytes are received, then OBYTE is set for the first byte received and CBYTE is set for the second byte received. If three bytes are received, then OBYTE is set for the first byte received and CBYTE is set for the third byte received. In all of these cases, the packet status is reported as PS[1:0] = 10, and the data in the FIFO should be ignored.

<span id="page-61-0"></span>

*Note 1: The host processor should always write to THDLC1 first followed by THDLC2. Writing to THDLC2 latches the data from both THDLC1 and THDLC2 into the transmit FIFO.* 

*Note 2: THDLC1 and THDLC2 are write-only registers. Data read from these registers is undefined.* 

*Note 3: The transmit FIFO can be filled to a maximum capacity of 256 bytes. When the transmit FIFO is full, it does not latch additional data.*

**Bits 0 to 7: Transmit FIFO Data (D[7:0]).** Data for the transmit FIFO is written to these bits. D0 is the LSB and is transmitted first, while D7 is the MSB and is transmitted last.

<span id="page-61-1"></span>

**Bit 0: Transmit Message End (TMEND).** This bit is used to delineate packets in the transmit FIFO. It should be set to 1 when the last byte of a message is written to the THDLC1 register. When set to 1, TMEND indicates that the message is complete and that the HDLC controller should calculate and append the CRC checksum (FCS) and at least two flags (7Eh). This bit should be set to 0 for all other data written to the FIFO. All outgoing HDLC messages must be at least two bytes long.

### **7.11 FEAC Controller**

The DS3 C-Bit Parity far-end alarm and control (FEAC) channel carries repeating 16-bit codewords of the form 0xxxxxx011111111 (rightmost bit transmitted first), where x can be 0 or 1. These codewords are used to send alarm or status information from the far end to the near end, and send loopback commands to the far end.

Each DS314x framer contains an on-board FEAC controller. When the framer is in DS3 C-Bit Parity mode, the FEAC controller sources and sinks the FEAC channel (the third C**-**bit in M-subframe 1). When the framer is in E3 mode, the FEAC receiver is always connected to the E3 national bit (Sn, bit 12 of the E3 frame). If the host processor does not wish to use the FEAC controller for processing the E3 national bit, then it should ignore the status provided by the FEAC receiver. The FEAC transmitter can be provisioned to source the E3 national bit by setting [T3E3CR1:](#page-31-0)E3SnC[1:0] = 10. The FEAC controller is not used in DS3 M23 framing mode.

The FEAC transmitter can be configured to transmit one codeword 10 times, one codeword continuously, or one codeword 10 times followed by another codeword 10 times. This last option is useful for sending loopback commands where the loopback activate/deactivate command must be followed by the code for line to be looped back. FEAC codewords are transmitted at least 10 times. When the FEAC transmitter is not sending codewords, it enters the idle state where it transmits all ones on the FEAC channel and sets the transmit FEAC idle bit [\(FSR:](#page-62-0)TFI) to 1.

The FEAC receiver does a bit-by-bit search for a data pattern matching the form of a FEAC codeword. When a codeword is found, the receiver validates the codeword by checking to see that the same codeword is found in three consecutive opportunities. After a codeword is validated, the receiver sets the receive FEAC codeword-detect status bit ([FSR:](#page-62-0)RFCD) and writes the codeword into the receive FEAC FIFO for the host processor to read. The host processor can use the RFCD or receive FEAC FIFO empty (RFFE) status bits to know when to read the receive FEAC FIFO. The receive FEAC FIFO is four codewords deep. If the FIFO is full when the FEAC receiver attempts to write a new codeword, the new codeword is discarded and the receive FEAC FIFO Overflow status bit (RFFOL) is set. The FEAC receiver clears the RFCD status bit when the valid codeword is no longer present on the FEAC channel (i.e., when a different codeword is received twice in a row).

### **7.11.1 FEAC Register Description**



### **Table 7-I. FEAC Register Map**

<span id="page-62-1"></span>



**Bits 0, 1: Transmit FEAC Codeword Select Bits 0 and 1 (TFS[1:0]).** These two bits control which of the two available codewords are to be generated. Both TFS0 and TFS1 are edge-triggered; a change from 00 to any other value starts the desired FEAC transmission. Actions 01 and 10 continue to completion even if TFS is subsequently written with 00. Action 11 transmits at least 10 codewords before being terminated by TFS = 00. To initiate a new action, the host must select the idle state (TFS = 00) before selecting the new action.



**Bit 2: Receive FEAC Reset (RFR).** A 0-to-1 transition resets the FEAC receiver and flushes the receive FEAC FIFO. This bit must be cleared before generating a subsequent reset.

<span id="page-62-0"></span>

**Bit 0: Transmit FEAC Idle (TFI).** This real-time status bit is set when the FEAC transmitter is sending the all-ones idle code. It is cleared when the FEAC transmitter is sending a FEAC codeword.

**Bit 1: Receive FEAC Codeword Detected (RFCD).** This real-time status bit is set each time the FEAC receiver has detected and validated a new FEAC codeword. It is cleared when the validated codeword is no longer present on the FEAC channel.

**Bit 2: Receive FEAC Idle (RFI).** This real-time status bit is set when the FEAC controller has detected 16 consecutive 1s. It is cleared when the FEAC receiver has detected and validated a new FEAC codeword.

**Bit 3: Receive FEAC FIFO Empty (RFFE).** This real-time status bit is set when the receive FEAC FIFO is empty, and thus RFF[5:0] contains no valid information. It is cleared when the receive FIFO contains one or more codewords.

<span id="page-63-0"></span>

*Note: See [Figure 7-8 f](#page-64-1)or details on the interrupt logic for the status bits in the BSRL register.* 

**Bit 0: Transmit FEAC Idle Latched (TFIL).** This latched status bit is set to 1 when the TFI status bit in the [FSR](#page-62-0) register goes high. TFIL is cleared when the host processor writes a 1 to it and is not set again until TFI goes high again. When TFIL is set, it can cause a hardware interrupt to occur if the TFIIE bit in the [FSRIE](#page-64-0) register and the FEACIE bit in the [MSRIE](#page-29-0) register are both set. The interrupt is cleared when this bit is cleared or one or both of the interrupt-enable bits are cleared. This bit can be used to determine when the FEAC codeword transmission has finished, and thus a new codeword can be transmitted.

**Bit 1: Receive FEAC Codeword Detected Latched (RFCDL).** This latched status bit is set to 1 when the RFCD status bit in the [FSR](#page-62-0) register goes high. RFCDL is cleared when the host processor writes a one to it and is not set again until RFCD goes high again. When RFCDL is set, it can cause a hardware interrupt to occur if the RFCDIE bit in the [FSRIE](#page-64-0) register and the FEACIE bit in the [MSRIE](#page-29-0) register are both set. The interrupt is cleared when this bit is cleared or one or both of the interrupt-enable bits are cleared.

**Bit 2: Receive FEAC Idle Latched (RFIL).** This latched status bit is set to 1 when the RFI status bit in the [FSR](#page-62-0) register goes high. RFIL is cleared when the host processor writes a 1 to it and is not set again until RFI goes high again. When RFIL is set, it can cause a hardware interrupt to occur if the RFIIE bit in the [FSRIE](#page-64-0) register and the FEACIE bit in the [MSRIE](#page-29-0) register are both set. The interrupt is cleared when this bit is cleared or one or both of the interrupt-enable bits are cleared. This bit can be used to determine when the FEAC receiver has stopped receiving codewords, which can mark the end of an alarm situation.

**Bit 3: Receive FEAC FIFO Not-Empty Latched (RFFNL).** This latched status bit is set to 1 when the RFFE bit in the [FSR](#page-62-0) register goes low. RFFNL is cleared when the host processor writes a 1 to it and is not set again until the RFFE bit goes low again. When RFFNL is set, it can cause a hardware interrupt to occur if the RFFNIE bit in the [FSRIE](#page-64-0) register and the FEACIE bit in the [MSRIE](#page-29-0) register are both set. The interrupt is cleared when this bit is cleared or one or both of the interrupt-enable bits are cleared. This bit can be used to determine when to read FEAC codeword(s) from the FIFO.

**Bit 4: Receive FEAC FIFO Overflow Latched (RFFOL).** This latched status bit is set to 1 when the receive FEAC controller has attempted to write to an already full receive FEAC FIFO and the current incoming FEAC codeword is lost. RFFOL is cleared when the host processor writes a 1 to it and is not set again until another FIFO overflow occurs (i.e., the receive FEAC FIFO has been read and then fills beyond capacity). When RFFOL is set, it can cause a hardware interrupt to occur if the RFFOIE bit in the [FSRIE](#page-64-0) register and the FEACIE bit in the [MSRIE](#page-29-0) register are both set. The interrupt is cleared when this bit is cleared or one or both of the interrupt-enable bits are cleared.



<span id="page-64-0"></span>Register Name: **FSRIE FEAC Status Register Interrupt Enable** 



**Bit 0: Transmit FEAC Idle Interrupt Enable (TFIIE).** This bit enables an interrupt if the TFIL bit in the [FSRL](#page-63-0) [re](#page-63-0)gister is set.

0 = interrupt disabled

1 = interrupt enabled

- **Bit 1: Receive FEAC Codeword Detected Interrupt Enable (RFCDIE).** This bit enables an interrupt if the RFCDL bit in the **FSRL** register is set.
	- 0 = interrupt disabled
	- $1$  = interrupt enabled

**Bit 2: Receive FEAC Idle Interrupt Enable (RFIIE).** This bit enables an interrupt if the RFIL bit in the [FSRL](#page-63-0) [re](#page-63-0)gister is set.

 $0 =$  interrupt disabled

1 = interrupt enabled

**Bit 3: Receive FEAC FIFO Not-Empty Interrupt Enable (RFFNIE).** This bit enables an interrupt if the RFFNL bit in the [FSRL re](#page-63-0)gister is set.

- 0 = interrupt disabled
- 1 = interrupt enabled

**Bit 4: Receive FEAC FIFO Overflow Interrupt Enable (RFFOIE).** This bit enables an interrupt if the RFFOL bit in the [FSRL re](#page-63-0)gister is set.

0 = interrupt disabled

1 = interrupt enabled

# <span id="page-64-1"></span>**Figure 7-8. FEAC Status Bit Interrupt Signal Flow**



<span id="page-65-0"></span>

**Bits 0 to 5: Transmit FEAC Codeword A Data (TFCA[5:0]).** The FEAC codeword is of the form 0xxxxxx011111111 where the rightmost bit is transmitted first. TFCA[5:0] are the middle six bits of the second byte of the FEAC codeword (i.e., the six "x" bits). The transmit FEAC controller can generate two different codewords. These six bits specify what is to be transmitted for codeword A. TFCA0 is the LSB and is transmitted first; TFCA5 is the MSB and is transmitted last. The TFS[1:0] control bits determine if this codeword is to be transmitted. These bits should only be changed when the transmit FEAC controller is in the idle state  $(TFS[1:0] = 00)$ .

<span id="page-65-1"></span>



**Bits 0 to 5: Transmit FEAC Codeword B Data (TFCB[5:0]).** The FEAC codeword is of the form 0xxxxxx011111111 where the rightmost bit is transmitted first. TFCB[5:0] are the middle six bits of the second byte of the FEAC codeword (i.e., the six "x" bits). The transmit FEAC controller can generate two different codewords. These six bits specify what is to be transmitted for codeword B. TFCB0 is the LSB and is transmitted first; TFCB5 is the MSB and is transmitted last. The TFS[1:0] control bits determine if this codeword is to be transmitted. These bits should only be changed when the transmit FEAC controller is in the idle state  $(TFS[1:0] = 00)$ .

<span id="page-65-2"></span>

**Bits 0 to 5: Receive FEAC FIFO Data (RFF[5:0]).** Data from the receive FEAC FIFO can be read from these bits. The FEAC codeword is of the form ... 0xxxxxx0111111111... where the rightmost bit is received first. These six bits are the debounced and integrated middle six bits of the second byte of the FEAC codeword (i.e., the six "x" bits). RFF0 is the LSB and is received first; RFF5 is the MSB and is received last.

# **8. OPERATION DETAILS**

# **8.1 Reset**

The DS314x devices must be reset by activating the  $\overline{JTS}$  and  $\overline{RST}$  pins after the power supply has settled and the input clocks have stabilized to their normal operating conditions. The  $\overline{\text{JTRST}}$  pin can be permanently wired low if desired. After reset, all read/write control register bits are reset to 0 except for RDATH and TUA1, which are set to 1. The reset states of the device pins are as follows:

- -E3 mode is enabled.
- $\bullet$ The LIU interface is in dual-rail (POS/NEG) mode with HDB3 encoding and decoding enabled.
- -TPOS and TNEG transmit an unframed all-ones signal (E3 AIS) on the transmit LIU interface.
- $\bullet$  RDAT is forced to a logic 1 level to present an unframed all-ones signal (E3 AIS) on the receive system interface.
- $\bullet$ TCLK is a noninverted, delayed version of TICLK.
- $\bullet$ ROCLK is a noninverted, delayed version or RCLK.
- $\bullet$ TSOF is an active-high input pin.
- $\bullet$ RSOF, RLOS, and ROOF are active high.
- $\bullet$ TDEN/TGCLK is in the TDEN (data enable) mode and is active high.
- $\bullet$ RDEN/RGCLK is in the RDEN (data enable) mode and is active high.
- $\bullet$ JTDO is tri-stated.

# **8.2 DS3 and E3 Mode Configuration**

In all modes, the TUA1 bit in the [MC1](#page-21-0) register and RDATH bit in the [MC4](#page-25-0) register must be cleared. These bits are set to 1 at reset to generate an unframed all-ones (E3 AIS) signal on both the transmit LIU interface (TPOS/TNEG) and the receive system interface (RDAT).

### **E3 Mode**

Default framer operation after reset is E3 mode. To begin operation in E3 mode after reset, clear the TUA1 bit in the [MC1](#page-21-0) register and clear the RDATH bit in the [MC4](#page-25-0) register. A 34.368MHz clock must be applied to the TICLK pin.

### **DS3 M23 Mode**

To change framer operation after reset to DS3 M23 mode, set the DS3M bit to 1 in the [T3E3CR1](#page-31-0) register, clear the TUA1 bit in the [MC1](#page-21-0) register, and clear the RDATH bit in the [MC4](#page-25-0) register. A 44.736MHz clock must be applied to the TICLK pin.

### **DS3 C-Bit Parity Mode**

To change framer operation after reset to DS3 C-Bit Parity mode, set the DS3M and CBEN bits to 1 in the [T3E3CR1](#page-31-0) register, clear the TUA1 bit in the [MC1](#page-21-0) register, and clear the RDATH bit in the [MC4](#page-25-0) register. A 44.736MHz clock must be applied to the TICLK pin.

# **8.3 LIU and System Interface Configuration**

### **LIU Interface**

After reset the default LIU interface format is dual-rail (POS/NEG) with B3ZS/HDB3 encoding and decoding enabled. To change framer operation after reset to binary (NRZ) format with B3ZS/HDB3 encoding and decoding disabled (disabled in the framer but should be enabled in the LIU), set the BIN bit to 1 in the [MC1](#page-21-0) register.

### **System Interface**

After reset the TDEN/TGCLK and RDEN/RGCLK pins default to data enable behavior (TDEN, RDEN) and the TSOF pin defaults to being an input. If gapped clock behavior is desired, set the TDENMS bit tin the [MC3](#page-24-0) register and/or the RDENMS bit in the [MC4](#page-25-0) register. To configure TSOF as an output pin, set the TSOFC bit to 1 in the [MC3](#page-24-0) register.

### **8.4 Loopback Modes**

The loopback modes are selected by setting the LLB, DLB, and/or PLB bits in the [MC2](#page-23-0) register. See [Figure 1-1](#page-5-0) for a visual description of these loopbacks. At reset, none of the loopback modes are activated. PLB and DLB may not be active at the same time. If LLB and PLB are both active at the same time, then TPOS/TNRZ, TNEG, and TCLK are sourced from RPOS/RNRZ, RNEG/RLCV, and RCLK while the internal workings of the framer are in PLB mode.

The line loopback (LLB) mode is used to send the received signal back toward the network. TAIS and TUA1 are not available during line loopback, but the TPOS/TRNZ and TNEG pins can be forced high and low using the TPOSH, TPOSI, TNEGH, and TNEGI bits in the [MC5](#page-26-0) register.

The diagnostic loopback (DLB) mode is used to send the transmitted signal back toward the system through the receive framer. When the framer is in diagnostic loopback, it can simultaneously transmit AIS to the far end if the TAIS bit is set in the [T3E3CR1](#page-31-0) register. The framer supports simultaneous line loopback and diagnostic loopback.

The payload loopback (PLB) mode is used to send the received payload back toward the network with new overhead inserted. When the framer is in payload loopback, the internal transmit clock is connected to the internal receive clock, internal transmit data is sourced from internal receive data, and TICLK and TDAT are ignored. The TDEN and TSOF signals are aligned with the RDEN and RSOF signals, and TOH and TOHEN are still enabled. The TSOF, TDEN, TOH, and TOHEN signals are timed relative to ROCLK rather than TICLK.

### **8.5 Transmit Overhead Insertion**

The transmit signal can be overwritten at any bit location using the TOH and TOHEN signals. The TSOF signal marks the start of the transmit frame and is used to determine which bits to overwrite. To overwrite a specific bit in the DS3 or E3 frame, count the required number of TICLK cycles after the TSOF frame pulse. When the proper TICLK cycle is reached, assert the TOHEN pin to replace normal transmit data (overhead or payload) with the value on the TOH pin. One application for the TOH and TOHEN pins is to use some of the unused C bits in DS3 C-Bit Parity mode for a proprietary communications channel.

During payload loopback, the transmit side is timed from ROCLK rather than TICLK. If the system needs to support transmit overhead insertion (TOH) during payload loopback (PLB), then TOH and TOHEN must also be timed with respect to ROCLK. One way to access ROCLK is to set the TCCLK bit in the [MC2](#page-23-0) register to convert the TDEN/TGCLK output pin into a constant clock, which is based on ROCLK during payload loopback. TOH and TOHEN can then be timed with respect to the constant clock on the TDEN/TGCLK pin.

# **9. JTAG INFORMATION**

The DS3141, DS3142, and DS3143, and DS3144 support the standard instruction codes SAMPLE/PRELOAD, BYPASS, and EXTEST. Optional public instructions included are HIGHZ, CLAMP, and IDCODE. See the JTAG block diagram in [Figure 9-1.](#page-68-0) The device contains the following items, which meet the requirements set by the IEEE 1149.1 Standard Test Access Port (TAP) and Boundary Scan Architecture:

Test Access Port (TAP) TAP Controller Instruction Register

Bypass Register Boundary Scan Register Device Identification Register

The Test Access Port has the necessary interface pins, namely JTCLK, JTDI, JTDO, and JTMS, and the optional JTRST input. Details on these pins can be found in Section [5.6.](#page-13-0) Refer to IEEE 1149.1-1990, IEEE 1149.1a-1993, and IEEE 1149.1b-1994 for details about the Boundary Scan Architecture and the Test Access Port.



# <span id="page-68-0"></span>**Figure 9-1. JTAG Block Diagram**

# **9.1 JTAG TAP Controller State Machine**

This section covers the operation of the TAP controller state machine. See [Figure 9-2](#page-69-0) for details on each of the states described below. The TAP controller is a finite state machine that responds to the logic level at JTMS on the rising edge of JTCLK.

**Test-Logic-Reset.** When JTRST is changed from low to high, the TAP controller starts in the Test**-**Logic**-**Reset state, and the instruction register is loaded with the IDCODE instruction. All system logic and I/O pads on the device operate normally.

**Run-Test-Idle.** Run**-**Test**-**Idle is used between scan operations or during specific tests. The instruction register and test register remain idle.



<span id="page-69-0"></span>**Figure 9-2. JTAG TAP Controller State Machine** 

**Select-DR-Scan.** All test registers retain their previous state. With JTMS low, a rising edge of JTCLK moves the controller into the Capture**-**DR state and initiates a scan sequence. JTMS high moves the controller to the Select**-**IR**-**SCAN state.

**Capture-DR.** Data can be parallel loaded into the test data registers selected by the current instruction. If the instruction does not call for a parallel load or the selected register does not allow parallel loads, the test register remains at its current value. On the rising edge of JTCLK, the controller goes to the Shift**-**DR state if JTMS is low or to the Exit1**-**DR state if JTMS is high.

**Shift-DR.** The test data register selected by the current instruction is connected between JTDI and JTDO and shifts data one stage toward its serial output on each rising edge of JTCLK. If a test register selected by the current instruction is not placed in the serial path, it maintains its previous state.

**Exit1-DR.** While in this state, a rising edge on JTCLK with JTMS high puts the controller in the Update-DR state, which terminates the scanning process. A rising edge on JTCLK with JTMS low puts the controller in the Pause-DR state.

**Pause-DR.** Shifting of the test registers is halted while in this state. All test registers selected by the current instruction retain their previous state. The controller remains in this state while JTMS is low. A rising edge on JTCLK with JTMS high puts the controller in the Exit2-DR state.

**Exit2-DR.** While in this state, a rising edge on JTCLK with JTMS high puts the controller in the Update-DR state and terminates the scanning process. A rising edge on JTCLK with JTMS low puts the controller in the Shift-DR state.

**Update-DR.** A falling edge on JTCLK while in the Update-DR state latches the data from the shift register path of the test registers into the data output latches. This prevents changes at the parallel output because of changes in the shift register. A rising edge on JTCLK with JTMS low puts the controller in the Run-Test-Idle state. With JTMS high, the controller enters the Select-DR-Scan state.

**Select-IR-Scan.** All test registers retain their previous state. The instruction register remains unchanged during this state. With JTMS low, a rising edge on JTCLK moves the controller into the Capture-IR state and initiates a scan sequence for the instruction register. JTMS high during a rising edge on JTCLK puts the controller back into the Test-Logic-Reset state.

**Capture-IR.** The Capture-IR state is used to load the shift register in the instruction register with a fixed value. This value is loaded on the rising edge of JTCLK. If JTMS is high on the rising edge of JTCLK, the controller enters the Exit1-IR state. If JTMS is low on the rising edge of JTCLK, the controller enters the Shift-IR state.

**Shift-IR.** In this state, the shift register in the instruction register is connected between JTDI and JTDO and shifts data one stage for every rising edge of JTCLK toward the serial output. The parallel register and all test registers remain at their previous states. A rising edge on JTCLK with JTMS high moves the controller to the Exit1**-**IR state. A rising edge on JTCLK with JTMS low keeps the controller in the Shift**-**IR state while moving data one stage through the instruction shift register.

**Exit1-IR.** A rising edge on JTCLK with JTMS low puts the controller in the Pause-IR state. If JTMS is high on the rising edge of JTCLK, the controller enters the Update-IR state and terminates the scanning process.

**Pause-IR.** Shifting of the instruction register is halted temporarily. With JTMS high, a rising edge on JTCLK puts the controller in the Exit2**-**IR state. The controller remains in the Pause**-**IR state if JTMS is low during a rising edge on JTCLK.

**Exit2-IR.** A rising edge on JTCLK with JTMS high puts the controller in the Update-IR state. The controller loops back to the Shift-IR state if JTMS is low during a rising edge of JTCLK in this state.

**Update-IR.** The instruction shifted into the instruction shift register is latched into the parallel output on the falling edge of JTCLK as the controller enters this state. Once latched, this instruction becomes the current instruction. A rising edge on JTCLK with JTMS low puts the controller in the Run**-**Test**-**Idle state. With JTMS high, the controller enters the Select**-**DR**-**Scan state.

### **9.2 JTAG Instruction Register and Instructions**

The instruction register contains a shift register as well as a latched parallel output and is 3 bits in length. When the TAP controller enters the Shift**-**IR state, the instruction shift register is connected between JTDI and JTDO. While in the Shift**-**IR state, a rising edge on JTCLK with JTMS low shifts data one stage toward the serial output at JTDO. A rising edge on JTCLK in the Exit1**-**IR state or the Exit2**-**IR state with JTMS high moves the controller to the Update**-**IR state. The falling edge of that same JTCLK latches the data in the instruction shift register to the instruction parallel output. [Table 9-A](#page-70-0) shows the instructions supported by the device and their respective operational binary codes.



### <span id="page-70-0"></span>**Table 9-A. JTAG Instruction Codes**

**SAMPLE/PRELOAD.** SAMPLE/PRELOAD is a mandatory instruction for the IEEE 1149.1 specification. This instruction supports two functions. The digital I/Os of the device can be sampled at the boundary scan register without interfering with the normal operation of the device by using the Capture**-**DR state. SAMPLE/PRELOAD also allows the device to shift data into the boundary scan register through JTDI using the Shift**-**DR state.

**EXTEST.** EXTEST allows testing of all interconnections to the device. When the EXTEST instruction is latched in the instruction register, the following actions occur. Once enabled by the Update**-**IR state, the parallel outputs of all digital output pins are driven. The boundary scan register is connected between JTDI and JTDO. The Capture**-**DR samples all digital inputs into the boundary scan register.

**BYPASS.** When the BYPASS instruction is latched into the parallel instruction register, JTDI connects to JTDO through the 1-bit bypass test register. This allows data to pass from JTDI to JTDO not affecting the device's normal operation.

**IDCODE.** When the IDCODE instruction is latched into the parallel instruction register, the identification test register is selected. The device identification code is loaded into the identification register on the rising edge of JTCLK following entry into the Capture**-**DR state. Shift**-**DR can be used to shift the identification code out serially through JTDO. During Test-Logic-Reset, the identification code is forced into the instruction register's parallel output.

**HIGHZ.** All digital outputs are placed into a high-impedance state. The bypass register is connected between JTDI and JTDO.

**CLAMP.** All digital output pins output data from the boundary scan parallel output while connecting the bypass register between JTDI and JTDO. The outputs do not change during the CLAMP instruction.



### **Table 9-B. JTAG ID Code**

# **9.3 JTAG Scan Registers**

IEEE 1149.1 requires a minimum of two test registers—the bypass register and the boundary scan register. An optional test register, the identification register, has been included in the design and is used with the IDCODE instruction and the Test**-**Logic**-**Reset state of the TAP controller.

### **Bypass Register**

The bypass register is a single 1**-**bit shift register used with the BYPASS, CLAMP, and HIGHZ instructions that provides a short path between JTDI and JTDO.

### **Identification Register**

The identification register contains a 32**-**bit shift register and a 32**-**bit latched parallel output. This register is selected during the IDCODE instruction and when the TAP controller is in the Test**-**Logic**-**Reset state. The device ID code always has a 1 in the LSB position. The next 11 bits identify the manufacturer's JEDEC number and number of continuation bytes, followed by 16 bits for the device and 4 bits for the version.

### **Boundary Scan Register**

The boundary scan register contains a shift register path and a latched parallel output for all control cells and digital I/O cells.
## **10. DC ELECTRICAL CHARACTERISTICS**

### **ABSOLUTE MAXIMUM RATINGS**

Voltage Range on Any Input, Bidirectional or Open Drain Output Lead with Respect to V<sub>ss</sub>  $-0.3$ V to +5.5V to +3.63V to +3.63 Supply Voltage Range (V<sub>DD</sub>) with Respect to V<sub>SS</sub>  $\mu$  by the set of the set of the set of the 43.63V to +3.63V control and the se Ambient Operating Temperature Range Junction Operating Temperature Range -40°C to +125°C Storage Temperature Range -55°C to +125°C Soldering Temperature Range **See IPC/JEDEC J-STD-020A** 

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, *and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to the absolute maximum rating conditions for extended periods may affect device.* 

*Note: The typical values listed in the following tables are not production tested.* 

#### **Table 10-A. Recommended DC Operating Conditions**

 $(V_{DD} = 3.3V \pm 5\%$ ,  $T_A = -40^{\circ}C$  to  $+85^{\circ}C$ .)



#### **Table 10-B. DC Electrical Characteristics**

 $(T_A = -40^{\circ}C \text{ to } +85^{\circ}C)$ 



**Note 1:** DS3 mode (DS3M = 1); TICLK, RCLK, and SCLK toggling at 44.736MHz.

**Note 2:** All outputs loaded with rated capacitance; all inputs at V<sub>DD</sub> or V<sub>SS</sub>; inputs with pullups connected to V<sub>DD</sub>.

# **11. AC TIMING CHARACTERISTICS**

All AC timing characteristics are specified with a 50pF capacitive load on the D[7:0] and  $\overline{\text{INT}}$  pins, and a 25pF capacitive load on all other output pins,  $V_{H} = V_{DD}$  and  $V_{IL} = V_{SS}$ . The voltage threshold for all timing measurements is  $V_{DD}/2$ .

#### **11.1 System Interface Timing**

#### **Table 11-A. Data Path Timing**

 $(V_{DD} = 3.3V \pm 5\%, T_A = -40\degree C$  to +85°C.) ([Figure 11-1\)](#page-74-0)



**Note 1:** E3 mode, nongapped 34.368MHz clock.

**Note 2:** DS3 mode, nongapped 44.736MHz clock.

**Note 3:** DS3 mode, gapped 51.84MHz clock.

**Note 4:** TICLK input to TDAT, TOH, TOHEN, and TSOF inputs; RCLK input to RPOS and RNEG inputs.

**Note 5:** TICLK input to TDEN (data-enable mode) and TSOF outputs.

**Note 6:** ROCLK output to RDAT, RDEN (data-enable mode) and RSOF outputs; TCLK output to TPOS and TNEG outputs.

**Note 7:** RGCLK (gapped clock mode) output to RDAT and RSOF outputs; TDEN/TGCLK (gapped or constant clock mode) output to TSOF output.

**Note 8:** TICLK input to TDEN/TGCLK (gapped clock or constant clock mode) outputs; RCLK input to ROCLK output.

**Note 9:** TMEI, RECU, and RST inputs.

#### **Table 11-B. Line Loopback Timing**

 $(V_{DD} = 3.3V \pm 5\%, T_A = -40\degree C$  to +85°C.) ([Figure 11-2\)](#page-74-1)



<span id="page-74-0"></span>**Figure 11-1. Data Path Timing Diagram** 



<span id="page-74-1"></span>**Figure 11-2. Line Loopback Timing Diagram** 



### **11.2 Microprocessor Interface Timing**

## **Table 11-C. Microprocessor Interface Timing**

 $(V_{DD} = 3.3V \pm 5\%, T_A = -40\degree C$  to +85 $\degree C$ .) (*Figure 11-3*, *Figure 11-4*, and *Figure 11-5*)



**Note 10:** In nonmultiplexed bus applications ([Figure 11-4\)](#page-76-0), ALE should be connected high. In multiplexed bus applications ([Figure 11-5\),](#page-78-0) A[7:0] are normally connected to D[7:0] externally, and the falling edge of ALE latches the address.

**Note 11:** Whenever  $\overline{CS}$  = 0 and  $\overline{RD}$  = 0 in Intel mode or  $\overline{CS}$  = 0 and R/WR = 1 and  $\overline{DS}$  = 0 in Motorola mode, the bidirectional data bus D[7:0] is driven as an output.

#### <span id="page-75-0"></span>**Figure 11-3. SCLK Clock Timing**





<span id="page-76-0"></span>**Figure 11-4. Microprocessor Interface Timing Diagram (Nonmultiplexed)** 



**Figure 11-4. Microprocessor Interface Timing Diagram (Nonmultiplexed) (continued)** 



<span id="page-78-0"></span>**Figure 11-5. Microprocessor Interface Timing Diagram (Multiplexed)** 



**Figure 11-5. Microprocessor Interface Timing Diagram (Multiplexed) (continued)** 

# **11.3 JTAG Interface Timing**

# **Table 11-D. JTAG Interface Timing**

 $(V_{DD} = 3.3V \pm 5\%, T_A = -40^{\circ}C$  to +85°C.) ([Figure 11-6\)](#page-80-0)



**Note 12:** Clock can be stopped high or low.

#### <span id="page-80-0"></span>**Figure 11-6. JTAG Interface Timing Diagram**



## **12. PIN ASSIGNMENTS**

[Table 12-A](#page-81-0) lists pin assignments sorted by signal name. The DS3141 has only framer 1. The DS3142 has only framers 1 and 2. The DS3143 has only framers 1, 2, and 3. DS3144 has four framers. [Figure 12-1,](#page-82-0) [Figure 12-2,](#page-83-0) and [Figure 12-3](#page-84-0) show the pinouts for the three devices.



#### <span id="page-81-0"></span>**Table 12-A. Pin Assignments (Sorted by Signal Name)**



# <span id="page-82-0"></span>**Figure 12-1. DS3141 Pin Configuration**

Framer Pins Microprocessor Interface Pins JTAG and Debug Pins  $V_{DD}$ 

 $V_{SS}$ 



# <span id="page-83-0"></span>**Figure 12-2. DS3142 Pin Configuration**

Framer Pins

Microprocessor Interface Pins

JTAG and Debug Pins

 $V_{DD}$ 

 $V_{SS}$ 



# <span id="page-84-0"></span>**Figure 12-3. DS3143 Pin Configuration**

Framer Pins Microprocessor Interface Pins

JTAG and Debug Pins  $V_{DD}$ 

 $V_{SS}$ 

85 of 88



# **Figure 12-4. DS3144 Pin Configuration**

Framer Pins Microprocessor Interface Pins JTAG and Debug Pins  $V_{DD}$  $V_{SS}$ 

86 of 88

## **13. PACKAGE INFORMATION**

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to **[www.maxim-ic.com/packages](http://www.maxim-ic.com/DallasPackInfo)**.)



## **14. THERMAL INFORMATION**



#### **Table 14-A. Thermal Properties, Natural Convection**

**Note 1:** The package is mounted on a four**-**layer JEDEC standard test board with no airflow and dissipating maximum power.

Note 2: Theta-JA ( $\theta_{JA}$ ) is the junction to ambient thermal resistance, when the package is mounted on a four-layer JEDEC standard test board with no airflow and dissipating maximum power.

#### **Table 14-B. Theta**-**JA (JA) vs. Airflow**



#### **15. REVISION HISTORY**

