



### **General Description**

The MAX15048/MAX15049 are triple-output pulse-width modulated (PWM), step-down, DC-DC controllers with tracking (MAX15048) and sequencing (MAX15049) options. The devices operate over the 4.7V to 23V inputvoltage range. Each PWM controller provides an adjustable output down to 0.6V and delivers up to 15A of load current with excellent load and line regulation. The MAX15049 can start into prebiased outputs. The MAX15048/MAX15049 are optimized for high-performance, small-size powermanagement solutions.

The options of coincident or ratiometric tracking (MAX15048) or output sequencing (MAX15049) allow the tailoring of the power-up/power-down sequence depending on the system requirements. Each of the MAX15048/MAX15049 PWM sections utilizes a voltage-mode control scheme with external compensation, allowing for good noise immunity and maximum flexibility with a wide selection of inductor values and capacitor types. Each PWM section operates at the same fixed switching frequency that is programmable from 200kHz to 1.2MHz. Each converter, operating at up to 1.2MHz with 120° out-of-phase, increases the input capacitor ripple frequency up to 3.6MHz, reducing the RMS input ripple current and thus the size of the input bypass capacitor significantly. The MAX15048/MAX15049 integrate boost diodes for additional system cost savings.

The MAX15048/MAX15049 include internal undervoltage lockout (UVLO) with hysteresis and digital soft-start (MAX15048/MAX15049)/soft-stop (MAX15048) for glitchfree power-up and power-down of the converter. The power-good circuitry (PGOOD) monitors all three outputs and provides a power-good signal to the system control/ processor when all outputs are within regulation. Protection features include lossless valley-mode current limit, hiccup mode output short-circuit protection, and thermal shutdown.

The MAX15048/MAX15049 are available in space-saving. 5mm x 5mm, lead-free, 32-pin TQFN-EP packages and are specified for operation over the -40°C to +85°C extended temperature range.

### **Applications**

Point-of-Load DC-DC Converters

ASIC/CPU/DSP Core and I/O Voltages

**DDR Power Supply** 

**Base-Station Power Supplies** 

Telecom and Networking Power Supplies

**RAID Control Power Supplies** 

Set-Top Boxes

#### **Features**

- ♦ 4.7V to 23V or 5V ±10% Input Voltage Range
- **♦ Triple-Output Synchronous Buck Controllers with** 120° Out-of-Phase Operation
- ♦ Prebias Power-Up (MAX15049)
- ♦ Output Voltage Adjustable Down to 0.6V
- ♦ Coincident/Ratiometric Tracking (MAX15048)
- **Accurate Sequencing Through Enable Threshold** (MAX15049)
- **♦** External Compensation for Maximum Flexibility
- Digital Soft-Start (MAX15048/MAX15049) and Soft-Stop (MAX15048)
- **Lossless Valley-Mode Current Sensing Using** RDS(ON) of the Low-Side MOSFET
- ♦ PGOOD Output
- ♦ Integrated Bootstrap Diodes
- Programmable Switching Frequency from 200kHz to 1.2MHz
- Thermal Shutdown and Hiccup Mode Short-Circuit Protection
- Space-Saving (5mm x 5mm), 32-Pin TQFN Package

### **Ordering Information**

| PART         | TEMP RANGE     | PIN-PACKAGE |
|--------------|----------------|-------------|
| MAX15048ETJ+ | -40°C to +85°C | 32 TQFN-EP* |
| MAX15049ETJ+ | -40°C to +85°C | 32 TQFN-EP* |

+Denotes a lead(Pb)-free/RoHS-compliant package.

### Simplified Typical Operating Circuit (Coincident Tracking)



NIXIN

Maxim Integrated Products 1

<sup>\*</sup>EP = Exposed pad.

### **ABSOLUTE MAXIMUM RATINGS**

| IN, LX_ to SGND             | 0.3V to +30V                         |
|-----------------------------|--------------------------------------|
| BST_ to SGND                | 0.3V to +30V                         |
| BST_ to LX                  | 0.3V to +6V                          |
| REG, DREG_, EN_, RT to SGND | 0.3V to +6V                          |
| PGOOD, FB_, COMP_ to SGND   | 0.3V to +6V                          |
| DL_ to PGND                 | 0.3V to (V <sub>DREG</sub> _ + 0.3V) |
| DH_ to LX                   | 0.3V to $(V_{BST} + 0.3V)$           |
| PGND to SGND, PGND_         |                                      |
| to Any Other PGND           | -0.3V to +0.3V                       |

| Continuous Power Dissipation (T <sub>A</sub> = +70°C)    |
|----------------------------------------------------------|
| 32-Pin TQFN (derate 34.5mW/°C above +70°C) 2758.6mW      |
| Junction-to-Case Thermal Resistance ( $\theta_{JC}$ )    |
| (Note 1)2°C/W                                            |
| Junction-to-Ambient Thermal Resistance ( $\theta_{JA}$ ) |
| (Note 1)29°C/W                                           |
| Operating Junction Temperature Range40°C to +85°C        |
| Maximum Junction Temperature+150°C                       |
| Storage Temperature Range60°C to +150°C                  |
| Lead Temperature (soldering, 10s)+300°C                  |
| Soldering (reflow)+260°C                                 |

**Note 1:** Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <a href="https://www.maxim-ic.com/thermal-tutorial">www.maxim-ic.com/thermal-tutorial</a>.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **ELECTRICAL CHARACTERISTICS**

 $(VIN = 12V \text{ or } VIN = VREG = 5V, VDREG_ = VREG, VPGND_ = 0V, CREG = 2.2\mu\text{F}, RRT = 39.2k\Omega, TA = -40^{\circ}\text{C}$  to +85°C, unless otherwise noted. Typical values are at TA = TJ = +25°C.) (Note 2)

| PARAMETER                                | SYMBOL     | CONDITIONS                                         | MIN   | TYP   | MAX   | UNITS  |
|------------------------------------------|------------|----------------------------------------------------|-------|-------|-------|--------|
| SYSTEM SPECIFICATIONS                    |            |                                                    |       |       |       |        |
| Innut Valtage Dange                      | \/         |                                                    | 4.7   |       | 23    | V      |
| Input Voltage Range                      | VIN        | VIN = VREG = VDREG_ (Note 3)                       | 4.5   |       | 5.5   | ] V    |
| Input Undervoltage-Lockout<br>Threshold  | Vuvlo      | V <sub>IN</sub> rising                             | 4.0   | 4.2   | 4.4   | V      |
| Input Undervoltage-Lockout<br>Hysteresis |            |                                                    |       | 0.3   |       | V      |
| Operating Supply Current                 |            | V <sub>IN</sub> = 12V, V <sub>FB</sub> = 0.8V      |       | 6     | 9     | mA     |
| Shutdown Supply Current                  |            | VIN = 12V, EN_ = 0, PGOOD unconnected              |       | 100   | 200   | μΑ     |
| VOLTAGE REGULATOR (REG)                  |            |                                                    |       |       |       |        |
| Output-Voltage Set Point                 | VREG       | VIN = 6V to 23V                                    | 4.75  |       | 5.25  | V      |
| Load Regulation                          |            | I <sub>REG</sub> = 0 to 60mA, V <sub>IN</sub> = 6V |       |       | 0.2   | V      |
| BOOTSTRAP SWITCH                         |            |                                                    |       |       |       |        |
| Internal Boost Switch Resistance         |            | V <sub>BST,LX</sub> = 5V                           |       | 3     |       | Ω      |
| TRANSCONDUCTANCE ERROR                   | AMPLIFIER/ | DIGITAL SOFT-START/-STOP                           |       |       |       |        |
| FB_ Input Bias Current                   |            |                                                    | -1    |       | +1    | μΑ     |
| FB_ Voltage Set Point                    | VFB_       |                                                    | 0.594 | 0.600 | 0.606 | V      |
| FB_ to COMP_ Transconductance            |            |                                                    |       | 2.0   |       | mS     |
| COMP_ Output Swing                       |            |                                                    | 0.75  |       | 3.5   | V      |
| Open-Loop Gain                           |            |                                                    |       | 80    |       | dB     |
| Unity-Gain Bandwidth                     |            |                                                    |       | 10    |       | MHz    |
| Soft-Start/-Stop Duration                |            |                                                    |       | 2048  |       | Clocks |
| Reference Voltage Steps                  |            |                                                    |       | 64    |       | Steps  |

### **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{IN} = 12V \text{ or } V_{IN} = V_{REG} = 5V, V_{DREG} = V_{REG}, V_{PGND} = 0V, C_{REG} = 2.2\mu\text{F}, R_{RT} = 39.2k\Omega, T_{A} = -40^{\circ}\text{C}$  to +85°C, unless otherwise noted. Typical values are at T<sub>A</sub> = T<sub>J</sub> = +25°C.) (Note 2)

| PARAMETER                                                        | SYMBOL    | CONDITIONS                                            | MIN  | TYP  | MAX  | UNITS            |
|------------------------------------------------------------------|-----------|-------------------------------------------------------|------|------|------|------------------|
| OSCILLATOR                                                       | <u>'</u>  |                                                       |      |      |      |                  |
| Switching Frequency Range                                        | four      | fsw minimum, V <sub>RT</sub> = 0.5V                   |      | 200  |      | - kHz            |
| (Each Converter)                                                 | fsw       | fsw maximum, V <sub>RT</sub> = 3V                     |      | 1200 |      | NI IZ            |
| Switching Frequency Accuracy (Each Converter)                    |           | fsw = 500kHz                                          | -4   |      | +4   | %                |
| Phase Delay                                                      |           | DH1 rising to DH2 rising and DH2 rising to DH3 rising |      | 120  |      | Degrees          |
| RT Current                                                       |           | V <sub>RT</sub> = 0.5V to 3V                          | 31.5 | 32   | 32.5 | μΑ               |
| Minimum Controllable On-Time                                     | ton(MIN)  |                                                       |      | 75   |      | ns               |
| Minimum Off-Time                                                 | toff(MIN) |                                                       |      | 300  |      | ns               |
| PWM Ramp Amplitude (P-P)                                         |           |                                                       |      | 1.0  |      | V                |
| PWM Ramp Valley                                                  |           |                                                       |      | 1.2  |      | V                |
| DRIVERS                                                          |           |                                                       |      |      |      | '                |
| DL_, DH_<br>Break-Before-Make Time                               |           | CLOAD = 2nF                                           |      | 35   |      | ns               |
| DIII On Desistante                                               |           | Low, sinking 100mA                                    |      | 0.8  |      |                  |
| DH1 On-Resistance                                                |           | High, sourcing 100mA                                  |      | 2.4  |      | Ω                |
| DUO O D                                                          |           | Low, sinking 100mA                                    |      | 0.8  |      | Ω                |
| DH2 On-Resistance                                                |           | High, sourcing 100mA                                  |      | 2.4  |      |                  |
| DI IO On Desistante                                              |           | Low, sinking 100mA                                    |      | 0.8  |      |                  |
| DH3 On-Resistance                                                |           | High, sourcing 100mA                                  |      | 2.4  |      | Ω                |
| DI 1 On Bosistanos                                               |           | Low, sinking 100mA                                    |      | 0.6  |      | 0                |
| DL1 On-Resistance                                                |           | High, sourcing 100mA                                  |      | 2.4  |      | Ω                |
| DI 2 On Decistores                                               |           | Low, sinking 100mA                                    |      | 0.6  |      |                  |
| DL2 On-Resistance                                                |           | High, sourcing 100mA                                  |      | 2.4  |      | Ω                |
| DL 2 On Booistones                                               |           | Low, sinking 100mA                                    |      | 0.6  |      | Ω                |
| DL3 On-Resistance                                                |           | High, sourcing 100mA                                  |      | 2.4  |      |                  |
| <b>CURRENT-LIMIT AND HICCUP I</b>                                | MODE      |                                                       |      |      |      |                  |
| Cycle-by-Cycle Valley<br>Current-Limit Threshold                 | VLIM      | $T_A = T_J = +25$ °C                                  |      | 69   |      | mV               |
| Threshold Temperature<br>Coefficient                             |           |                                                       |      | 3333 |      | ppm/°C           |
| Number of Cumulative<br>Current-Limit Events to Hiccup           | NCL       |                                                       |      | 8    |      | Events           |
| Number of Consecutive<br>Noncurrent-Limit Cycles to<br>Clear NCL | NCLR      |                                                       |      | 3    |      | Events           |
| Hiccup Timeout                                                   | NHT       |                                                       |      | 4096 |      | Clock<br>periods |

### **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{IN}=12V \text{ or } V_{IN}=V_{REG}=5V, V_{DREG}=V_{REG}, V_{PGND}=0V, C_{REG}=2.2\mu F, R_{RT}=39.2k\Omega, T_{A}=-40^{\circ}C$  to  $+85^{\circ}C$ , unless otherwise noted. Typical values are at  $T_{A}=T_{J}=+25^{\circ}C$ .) (Note 2)

| PARAMETER                    | SYMBOL | CONDITIONS         | MIN   | TYP   | MAX   | UNITS |
|------------------------------|--------|--------------------|-------|-------|-------|-------|
| ENABLE/PGOOD                 |        |                    |       |       |       |       |
| EN_ Threshold                | VEN-TH | EN_ rising         | 0.57  | 0.60  | 0.63  | V     |
| EN_ Threshold Hysteresis     |        |                    |       | 46    |       | mV    |
| EN_ Input Bias Current       |        |                    | -1    |       | +1    | μΑ    |
| PGOOD Threshold              |        | FB_ rising         | 0.545 | 0.550 | 0.555 | V     |
| PGOOD Hysteresis             |        |                    |       | 30    |       | mV    |
| PGOOD Output Low Level       |        | Sinking 3mA        |       |       | 0.1   | V     |
| PGOOD Leakage                |        | VPGOOD = 5V        | -1    |       | +1    | μΑ    |
| THERMAL SHUTDOWN             |        |                    |       |       |       |       |
| Thermal-Shutdown Temperature |        | Temperature rising |       | +160  |       | °C    |
| Thermal-Shutdown Hysteresis  |        |                    |       | 20    |       | °C    |

Note 2: 100% production tested at T<sub>A</sub> = T<sub>J</sub> = +25°C and T<sub>A</sub> = T<sub>J</sub> = +85°C. Limits at other temperatures are guaranteed by design.

Note 3: For 5V applications, connect REG directly to IN.

### Typical Operating Characteristics

 $(V_{IN}=12V,\,V_{DREG\_}=V_{REG},\,V_{PGND\_}=0V,\,C_{REG}=2.2\mu F,\,R_{RT}=39.2k\Omega,\,T_{A}=+25^{\circ}C,\,unless\,otherwise\,noted.\,See\,Figure\,10.)$ 







### Typical Operating Characteristics (continued)

 $(V_{IN}=12V, V_{DREG}=V_{REG}, V_{PGND}=0V, C_{REG}=2.2\mu F, R_{RT}=39.2k\Omega, T_{A}=+25^{\circ}C, unless otherwise noted. See Figure 10.)$ 



### **Typical Operating Characteristics (continued)**

 $(V_{IN} = 12V, V_{DREG} = V_{REG}, V_{PGND} = 0V, C_{REG} = 2.2\mu F, R_{RT} = 39.2k\Omega, T_{A} = +25^{\circ}C, unless otherwise noted. See Figure 10.)$ 

#### **OPERATING SUPPLY CURRENT** vs. SWITCHING FREQUENCY



### **RATIOMETRIC STARTUP (MAX15048)**



#### **RATIOMETRIC SHUTDOWN (MAX15048)**



**CHANNEL 1 SHORT CIRCUIT** (RATIOMETRIC TRACKING)



#### **CHANNEL 2 SHORT CIRCUIT** (RATIOMETRIC TRACKING)



### **COINCIDENT STARTUP (MAX15048)**



### **Typical Operating Characteristics (continued)**

 $(V_{IN} = 12V, V_{DREG} = V_{REG}, V_{PGND} = 0V, C_{REG} = 2.2\mu F, R_{RT} = 39.2k\Omega, T_{A} = +25^{\circ}C$ , unless otherwise noted. See Figure 10.)

# VEN1 VOUT1 VOUT2 VOUT3 WITH FIGURE 10 CONFIGURED FOR COINCIDENT TRACKING 1ms/div

### CHANNEL 2 SHORT CIRCUIT (COINCIDENT TRACKING)



### SEQUENCING SHUTDOWN



#### CHANNEL 1 SHORT CIRCUIT (COINCIDENT TRACKING)



#### SEQUENCING STARTUP (MAX15049)



### CHANNEL 1 SHORT CIRCUIT (SEQUENCING)



### Typical Operating Characteristics (continued)

 $(V_{IN} = 12V, V_{DREG} = V_{REG}, V_{PGND} = 0V, C_{REG} = 2.2\mu F, R_{RT} = 39.2k\Omega, T_{A} = +25^{\circ}C, unless otherwise noted. See Figure 10.)$ 





### CONVERTER 1 SHORT-CIRCUIT CONDITION (HICCUP MODE)







### BREAK-BEFORE-MAKE TIMING



### STARTUP INTO PREBIASED OUTPUT (0.5V PREBIASED)



### **Typical Operating Characteristics (continued)**

 $(V_{IN} = 12V, V_{DREG} = V_{REG}, V_{PGND} = 0V, C_{REG} = 2.2\mu F, R_{RT} = 39.2k\Omega, T_{A} = +25^{\circ}C$ , unless otherwise noted. See Figure 10.)

#### STARTUP INTO PREBIASED OUTPUT (1.2V PREBIASED)



### 1ms/div

**LOAD-TRANSIENT RESPONSE** 



#### LOAD-TRANSIENT RESPONSE (I<sub>OUT2</sub> = 0.6A TO 3A)



### STARTUP INTO PREBIASED OUTPUT (1.8V PREBIASED)



### LOAD-TRANSIENT RESPONSE



#### LOAD-TRANSIENT RESPONSE (I<sub>OUT3</sub> = 1.2A TO 6A)



### Pin Configuration



### Pin Description

| PIN | NAME  | FUNCTION                                                                                                                                                                                                                                                                                                                           |
|-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | RT    | Oscillator Timing Resistor Connection. Connect a 15.6k $\Omega$ to 93.75k $\Omega$ resistor from RT to SGND to program the switching frequency from 200kHz to 1.2MHz.                                                                                                                                                              |
| 2   | SGND  | Analog Ground. Connect SGND and PGND_ together at one point near the input bypass capacitor return terminal.                                                                                                                                                                                                                       |
| 3   | PGND2 | Controller 2 Power Ground. Connect the input filter capacitor's negative terminal, the source of the synchronous MOSFET, and the output filter capacitor's return to PGND2.                                                                                                                                                        |
| 4   | DL2   | Controller 2 Low-Side Gate-Driver Output. DL2 is the gate-driver output for the synchronous MOSFET.                                                                                                                                                                                                                                |
| 5   | DREG2 | Controller 2 Low-Side Gate-Driver Supply. Connect externally to REG through a $1\Omega$ to $4.7\Omega$ resistor. Connect a minimum of $0.22\mu\text{F}$ ceramic capacitor from DREG2 to PGND2.                                                                                                                                     |
| 6   | LX2   | Controller 2 High-Side MOSFET Source Connection/Synchronous MOSFET Drain Connection. Connect the inductor and the negative side of the boost capacitor to LX2.                                                                                                                                                                     |
| 7   | DH2   | Controller 2 High-Side Gate-Driver Output. DH2 drives the gate of the high-side MOSFET.                                                                                                                                                                                                                                            |
| 8   | BST2  | Controller 2 High-Side Gate-Driver Supply. Connect a 0.1µF ceramic capacitor from BST2 to LX2.                                                                                                                                                                                                                                     |
| 9   | EN2   | Controller 2 Enable/Tracking Input. See Figure 2. When tracking (MAX15048), connect the same resistive voltage-divider used for FB2 from output 1 to EN2 to SGND for coincident tracking. Connect EN2 to analog ground for ratiometric tracking. When sequencing (MAX15049), EN2 must be above 0.6V for PWM controller 2 to start. |
| 10  | FB2   | Controller 2 Feedback Regulation Point. Connect to the center tap of a resistive voltage-divider from the converter output to SGND to set the output voltage. The FB2 voltage regulates to 0.6V (typ).                                                                                                                             |
| 11  | COMP2 | Controller 2 Transconductance Error-Amplifier Output. Connect COMP2 to the compensation feedback network of output 2.                                                                                                                                                                                                              |

### Pin Description (continued)

| PIN | NAME  | FUNCTION                                                                                                                                                                                                                                                                                                                                                  |
|-----|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 12  | PGOOD | Controller Power-Good Output. Pull up PGOOD with a resistor to a positive voltage below 5.5V. For the MAX15048, PGOOD output releases when all three VFB_voltages are above 0.55V. For the MAX15049, PGOOD output releases when all three controllers are out of prebias and all three VFB_voltages are above 0.55V.                                      |
| 13  | COMP1 | Controller 1 Transconductance Error-Amplifier Output. Connect COMP1 to the compensation feedback network of output 1.                                                                                                                                                                                                                                     |
| 14  | FB1   | Controller 1 Feedback Regulation Point. Connect to the center tap of a resistive voltage-divider from the converter output to SGND to set the output voltage. The FB1 voltage regulates to 0.6V (typ).                                                                                                                                                    |
| 15  | EN1   | Controller 1 Enable Input. For tracking (MAX15048), EN1 must be above 0.6V, V <sub>EN-TH</sub> , for the PWM controller to start outputs 1, 2, and 3. Controller 1 is the master. Use the master as the highest output voltage in a coincident tracking configuration. For the MAX15049, EN1 must be above 0.6V for the PWM controller to start output 1. |
| 16  | BST1  | Controller 1 High-Side Gate-Driver Supply. Connect a 0.1µF ceramic capacitor from BST1 to LX1.                                                                                                                                                                                                                                                            |
| 17  | DH1   | Controller 1 High-Side Gate-Driver Output. DH1 drives the gate of the high-side MOSFET.                                                                                                                                                                                                                                                                   |
| 18  | LX1   | Controller 1 High-Side MOSFET Source Connection/Synchronous MOSFET Drain Connection.  Connect the inductor and the negative side of the boost capacitor to LX1.                                                                                                                                                                                           |
| 19  | DREG1 | Controller 1 Low-Side Gate-Driver Supply. Connect externally to REG through a $1\Omega$ to $4.7\Omega$ resistor. Connect a minimum of $0.22\mu F$ ceramic capacitor from DREG1 to PGND1.                                                                                                                                                                  |
| 20  | DL1   | Controller 1 Low-Side Gate-Driver Output. DL1 is the gate-driver output for the synchronous MOSFET.                                                                                                                                                                                                                                                       |
| 21  | PGND1 | Controller 1 Power Ground. Connect the input filter capacitor's negative terminal, the source of the synchronous MOSFET, and the output filter capacitor's return to PGND1. Connect to SGND at a single point near the input capacitor return terminal.                                                                                                   |
| 22  | COMP3 | Controller 3 Transconductance Error-Amplifier Output. Connect COMP3 to the compensation feedback network of output 3.                                                                                                                                                                                                                                     |
| 23  | FB3   | Controller 3 Feedback Regulation Point. Connect to the center tap of a resistive voltage-divider from the converter output to SGND to set the output voltage. The FB3 voltage regulates to 0.6V (typ).                                                                                                                                                    |
| 24  | EN3   | Controller 3 Enable/Tracking Input. See Figure 2. When tracking (MAX15048), connect the same resistive voltage-divider used for FB3 from output 1 to EN3 to SGND for coincident tracking. Connect EN3 to analog ground for ratiometric tracking. When sequencing (MAX15049), EN3 must be above 0.6V for PWM controller 3 to start.                        |
| 25  | BST3  | Controller 3 High-Side Gate-Driver Supply. Connect a 0.1µF ceramic capacitor from BST3 to LX3.                                                                                                                                                                                                                                                            |
| 26  | DH3   | Controller 3 High-Side Gate-Driver Output. DH3 drives the gate of the high-side MOSFET.                                                                                                                                                                                                                                                                   |
| 27  | LX3   | Controller 3 High-Side MOSFET Source Connection/Synchronous MOSFET Drain Connection. Connect the inductor and the negative side of the boost capacitor to LX3.                                                                                                                                                                                            |
| 28  | DREG3 | Controller 3 Low-Side Gate-Driver Supply. Connect externally to REG through a $1\Omega$ to $4.7\Omega$ resistor. Connect a minimum of $0.22\mu\text{F}$ ceramic capacitor from DREG3 to PGND3.                                                                                                                                                            |
| 29  | DL3   | Controller 3 Low-Side Gate-Driver Output. DL3 is the gate-driver output for the synchronous MOSFET.                                                                                                                                                                                                                                                       |
| 30  | PGND3 | Controller 3 Power Ground. Connect the input filter capacitor's negative terminal, the source of the synchronous MOSFET, and the output filter capacitor's return to PGND3.                                                                                                                                                                               |
| 31  | IN    | Supply Input Connection. Connect to an external voltage source from 4.7V to 23V. For 4.5V to 5.5V input applications, connect IN and REG together.                                                                                                                                                                                                        |
| 32  | REG   | 5V Regulator Output. Bypass with a 2.2μF ceramic capacitor to SGND.                                                                                                                                                                                                                                                                                       |
| _   | EP    | Exposed Pad. Solder the exposed pad to a large SGND plane to improve thermal dissipation.                                                                                                                                                                                                                                                                 |
|     |       | ·                                                                                                                                                                                                                                                                                                                                                         |

### **Functional Diagrams**



### Functional Diagrams (continued)



### **Functional Diagrams (continued)**



### Functional Diagrams (continued)



### **Detailed Description**

The MAX15048/MAX15049 are triple-output, PWM, stepdown, DC-DC controllers with tracking and sequencing options. The devices operate over the 4.7V to 23V or 5V ±10% input voltage range. Each PWM controller provides an adjustable output down to 0.6V and delivers up to 15A of load current with excellent load and line regulation. The MAX15049 can start into prebiased outputs. This ensures the glitch-free output voltage power-up in the case of parallel power modules. The MAX15048/MAX15049 are optimized for high performance, small-size power-management solutions.

Each of the MAX15048/MAX15049 PWM sections utilizes a voltage-mode control scheme for good noise immunity and offer external compensation, allowing for maximum flexibility with a wide selection of inductor values and capacitor types. The devices operate at a fixed switching frequency that is programmable from 200kHz to 1.2MHz. Each converter, operating at up to 1.2MHz with 120° out-of-phase, increases the input capacitor ripple frequency up to 3.6MHz, reducing the RMS input-ripple current and the size of the input bypass capacitor requirement significantly.

The MAX15048 provides either coincident tracking or ratiometric tracking, and the MAX15049 provides sequencing. This allows tailoring of the power-up/power-down sequence depending on the system requirements. The MAX15048/MAX15049 integrate boost diodes for additional system cost savings.

The MAX15048/MAX15049 feature lossless valley-mode current-limit protection through monitoring the voltage drop across the synchronous MOSFET's on-resistance. The internal current source of these devices exhibits a positive temperature coefficient to help compensate for the MOSFET's temperature coefficient.

The MAX15048/MAX15049 include internal UVLO with hysteresis, digital soft-start, and soft-stop (the MAX15048 only) for glitch-free power-up and power-down of the converter. The power-good circuitry (PGOOD) monitors all three outputs and provides a PGOOD signal to a system controller/processor indicating when all outputs are within regulation. Protection features include lossless valley-mode current limit, hiccup mode output short-circuit protection, and thermal shutdown.

### Internal Undervoltage Lockout (UVLO)

V<sub>IN</sub> must exceed the default UVLO threshold before any operation can commence. The UVLO circuitry keeps the

MOSFET drivers, oscillator, and all the internal circuitry shut down to reduce current consumption. The UVLO rising threshold is 4.2V with 300mV hysteresis.

### Digital Soft-Start (MAX15048/MAX15049)/ Soft-Stop (MAX15048)/ Prebiased Output (MAX15049)

The soft-start feature of the MAX15048/MAX15049 allows the load voltage to ramp up in a controlled manner, eliminating output-voltage overshoot. Soft-start begins after VIN exceeds the UVLO threshold and the enable input is above 0.6V. The soft-start circuitry gradually ramps up the reference voltage. This controls the rate of rise of the output voltage and reduces input surge currents during startup. The soft-start duration is 2048 clock cycles. The output voltage is incremented through 64 equal steps. The output reaches regulation when soft-start is completed, regardless of output capacitance and load.

For the MAX15048, soft-stop commences when the enable input falls below 0.55V. The soft-stop circuitry ramps down the reference voltage controlling the output voltage rate of fall. The output voltage is decremented through 64 equal steps in 2048 clock cycles.

The MAX15049 can start into a prebiased load. During soft-start, both switches are kept off until the PWM comparator commands the first PWM pulse. Until then, the converters do not sink current from the outputs. The first PWM pulse occurs when the ramping reference voltage increases above the FB\_ voltage.

#### Internal Linear Regulator (REG)

REG is the output terminal of a 5V LDO powered from IN, which provides power to the IC. Connect REG externally to DREG\_ to provide power for the low-side MOSFET gate drivers. Bypass REG to SGND with a minimum 2.2µF ceramic capacitor. Place the capacitor physically close to the MAX15048/MAX15049 to provide good bypassing. REG is intended for powering only the internal circuitry and should not be used to supply power to external loads. REG can source up to 60mA. This current, IREG, includes quiescent current (IQ) and gate-drive current (IDREG\_):

 $I_{REG} = I_{Q} + [f_{SW} \times \Sigma(Q_{GHS} + Q_{GLS})]$ 

where QGHS\_ and QGLS\_ equal the total gate charge of each of the respective high- and low-side external MOSFETs at VGATE = 5V, fSW is the switching frequency of the converter, and IQ is the quiescent current of the device at the switching frequency.

NIXIN

### MOSFET Gate Drivers and Internal Boost Switch

DREG\_ is the supply input for the low-side MOSFET driver. Connect DREG\_ to REG externally. Every time the low-side MOSFET switches on, high peak current is drawn from DREG\_ for a short time. Adding an RC filter (1 $\Omega$  to 4.7 $\Omega$  and 220nF ceramic capacitors are typical) from REG to DREG\_ filters out these high-peak currents. Alternatively, DREG\_ can be connected to an external source (VDREG-EXT). Note that the DREG\_ voltage should be high enough to fully enhance the low-side MOSFET. To avoid partial enhancing of the MOSFETs, use VDREG-EXT to set the UVLO externally using EN1.

BST\_ supplies the power for the high-side MOSFET drivers. The MAX15048/MAX15049 consist of an internal switch between DREG\_ and BST\_ to boost DH\_ voltage above V<sub>IN</sub>, providing the necessary gate-to-source voltage to turn on the high-side MOSFET. Connect a bootstrap 0.1 $\mu$ F or higher ceramic capacitor between BST\_ and LX\_.

The high-side (DH\_) and low-side (DL\_) drivers drive the gates of the external n-channel MOSFETs. The drivers' 1A peak source-and-sink-current capability provides ample drive for the fast rise and fall times of the switching MOSFETs. Faster rise and fall times result in reduced switching losses.

The gate-driver circuitry also provides a break-before-make time (35ns typ) to prevent shoot-through currents during transition.

### MAX15048 Coincident/ Ratiometric Tracking (EN\_)

The enable input (EN\_) in conjunction with digital soft-start and soft-stop provide coincident/ratiometric tracking. Track an output voltage by connecting a resistive voltage-divider from the output being tracked to the enable/tracking input. For example, for VOUT2 to coincidentally track VOUT1, connect the same resistive voltage-divider used for FB2 from OUT1 to EN2 to SGND. See Figure 2 and the *Typical Operating Characteristics* (Coincident Tracking).

Track ratiometrically by connecting EN\_ to SGND. This synchonizes the soft-start and soft-stop of all the controllers' references, and hence their respective output voltages track ratiometrically. See Figure 2 and the *Typical Operating Characteristics* (Ratiometric Tracking).

For the MAX15048, the output short-circuit fault situations at master or slave outputs are handled carefully

so that either the master or slave output does not stay on when the other outputs are shorted to ground. When the slave is shorted and enters in hiccup mode, both the master and the other slave soft-stop. When the master is shorted and the part enters hiccup mode, the slaves ratiometrically soft-stop. Coming out of the hiccup, all outputs soft-start coincidently or ratiometrically depending on their initial configuration. See the *Typical Operating Characteristics* for the output behavior during the fault conditions. During the thermal shutdown or power-off when the input falls below its UVLO, the output voltages fall down at a rate depending on the respective output capacitor and load.

See Figure 1 for a graphical representation of coincident/ratiometric tracking (MAX15048) or sequencing (MAX15049).



Figure 1. Graphical Representation of Coincident Tracking, Ratiometric Tracking (MAX15048), or Sequencing (MAX15049)

### MAX15049 Output-Voltage Sequencing (EN\_)

In Figure 1c, when sequencing, the enable input must be above 0.6V for each PWM controller to start. The V<sub>OUT</sub> outputs and EN\_ inputs can be daisy-chained to generate power sequencing. See Figure 2 and the *Typical Operating Characteristics* (V<sub>OUT</sub> to EN\_ Sequencing). Alternately, connect a resistive voltage-divider from the voltage to be sequenced from the enable input to SGND to set when each controller should start.

#### **Error Amplifier**

The output of the internal transconductance error amplifier (COMP\_) is provided for frequency compensation (see the *Compensation Design Guidelines* section). FB\_ is the inverting input and COMP\_ is the output of the error

amplifier. The error transamplifier has an 80dB open-loop gain and a 10MHz GBW product. See the *Typical Operating Characteristics* for a plot of gain and phase vs. frequency.

### Output Short-Circuit Protection (Hiccup Mode)

The current-limit circuit employs a valley current-limiting algorithm that uses the synchronous MOSFET's on-resistance as the current-sensing element. The current-limit threshold is internally set at 69mV (typ). Once the high-side MOSFET turns off, the voltage across the current-sensing element is monitored. If this voltage does not exceed the current-limit threshold, the high-side MOSFET turns on normally at the start of the next cycle. If the voltage exceeds the current-limit threshold



Figure 2. Ratiometric Tracking, Coincident Tracking (MAX15048), and Sequencing (MAX15049) Configurations



Figure 3. Hiccup-Mode Block Diagram

just before the beginning of a new PWM cycle, the controller skips that cycle. During severe overload or short-circuit conditions, the switching frequency of the device appears to decrease because the on-time of the low-side MOSFET extends beyond a clock cycle.

If the current-limit threshold is exceeded for more than eight cumulative clock cycles (N<sub>CL</sub>), the device shuts down (both DH\_ and DL\_ are pulled low) for 4096 clock cycles (hiccup timeout) and then restarts with a soft-start sequence. If three consecutive cycles pass without a current-limit event, the count of N<sub>CL</sub> is cleared (see Figure 3). Hiccup mode protects the circuit against a continuous output short circuit.

#### **Thermal-Overload Protection**

The MAX15048/MAX15049 feature an integrated thermal-overload protection with temperature hysteresis. Thermal-overload protection limits the total power dissipation in the device and protects it in the event of an extended thermal-fault condition. When the die temperature exceeds +160°C (typ), an internal thermal sensor shuts down the device, turning off the power MOSFETs and allowing the die to cool. After the die temperature falls by +20°C (typ), the part restarts with a soft-start sequence.

### Design Procedure

### **Setting the Switching Frequency**

Connect a  $15.625 k\Omega$  to  $93.75 k\Omega$  resistor from RT to SGND to program the switching frequency from 200kHz to 1.2MHz. Calculate the switching frequency using the following equation:

$$f_{SW}(kHz) = 12.8 \times R_{RT}(k\Omega)$$

Higher switching frequencies allow designs with lower inductor values and less output capacitance.

Consequently, peak currents and I<sup>2</sup>R losses are lower at higher switching frequencies, but core losses, gatecharge currents, and switching losses increase.

#### **Effective Input Voltage Range**

Although the MAX15048/MAX15049 converters can operate from input supplies ranging from 4.7V to 23V, the input voltage range can be effectively limited by the duty-cycle limitations for a given output voltage. The maximum input voltage is limited by the minimum ontime (tonimin):

$$V_{IN(MAX)} \le \frac{V_{OUT}}{t_{ON(MIN)} \times f_{SW}}$$

where ton(MIN) is 75ns.

The minimum input voltage is limited by the maximum duty cycle and is calculated using the following equation:

$$V_{IN(MIN)} = \frac{V_{OUT}}{1 - (t_{OFF(MIN)} \times f_{SW})}$$

where toff(MIN) typically is equal to 300ns.

### **Inductor Selection**

Three key inductor parameters must be specified for operation with the MAX15048/MAX15049: inductance value (L), inductor saturation current (ISAT), and inductor series resistance (DCR). The minimum required inductance is a function of operating frequency, input-tooutput voltage differential, and the peak-to-peak inductor current ( $\Delta I_{P-P}$ ). Higher  $\Delta I_{P-P}$  allows for a lower inductor value. A lower inductance value minimizes size and cost and improves large-signal and transient response. However, efficiency is reduced due to higher peak currents and higher peak-to-peak output-voltage ripple for the same output capacitor. A higher inductance increases efficiency by reducing the ripple current; however, resistive losses due to extra wire turns can exceed the benefit gained from lower ripple current levels, especially when the inductance is increased without also allowing for larger inductor dimensions. A good rule of thumb is to choose  $\Delta$ IP-P equal to 30% of the full load current. Calculate the inductance using the following equation:

$$L = \frac{V_{OUT}(V_{IN} - V_{OUT})}{V_{IN} \times f_{SW} \times \Delta I_{P-P}}$$

VIN and VOUT\_ are typical values so that efficiency is optimum for typical conditions. The switching frequency

(fsw) is programmable between 200kHz and 1.2MHz (see the Setting the Switching Frequency section). The peak-to-peak inductor current (ΔIP-P), which reflects the peak-to-peak output ripple, is worst at the maximum input voltage. See the Output-Capacitor Selection section to verify that the worst-case output current ripple is acceptable. The inductor saturation current (ISAT) is also important to avoid runaway current during continuous output short-circuit conditions. Select an inductor with an ISAT specification higher than the maximum peak current. Inductor parasitic resistance (DCR) causes copper losses and affects efficiency. Select a low-loss inductor having the lowest possible DCR that fits in the allocated dimensions.

#### **Input-Capacitor Selection**

The discontinuous input current of the buck converter causes large input-ripple currents, and therefore, the input capacitor must be carefully chosen to withstand the input-ripple current and keep the input-voltage ripple within design requirements. The 120° ripple phase operation increases the frequency of the input capacitor ripple current to thrice the individual converter switching frequency. When using ripple phasing, the worst-case input-capacitor ripple current is when only one converter with the highest output current is on.

The input-voltage ripple comprises  $\Delta V_Q$  (caused by the capacitor discharge) and  $\Delta V_{\rm ESR}$  (caused by the ESR of the input capacitor). The total voltage ripple is the sum of  $\Delta V_Q$  and  $\Delta V_{\rm ESR}$ , which peaks at the end of the on cycle. Calculate the input capacitance and ESR required for a specified ripple using the following equations:

$$\begin{split} \text{ESR} = & \frac{\Delta V_{ESR}}{\left(I_{LOAD(MAX)} + \frac{\Delta I_{P-P}}{2}\right)} \\ C_{IN} = & \frac{I_{LOAD(MAX)} \times \left(\frac{V_{OUT\_}}{V_{IN}}\right)}{\left(\Delta V_{Q} + f_{SW}\right)} \\ & \text{where:} \end{split}$$

$$\Delta I_{P-P} = \frac{\left(V_{IN} - V_{OUT}\right) \times V_{OUT}}{V_{IN} \times f_{SW} \times L}$$

 $I_{LOAD(MAX)}$  is the maximum output current,  $\Delta I_{P\text{-}P}$  is the peak-to-peak inductor current, and fSW is the switching frequency.

For the condition with only one converter on, calculate the input-ripple current using the following equation:

$$I_{CIN(RMS)} = I_{LOAD(MAX)} \times \frac{\sqrt{V_{OUT\_} \times (V_{IN} - V_{OUT\_})}}{V_{IN}}$$

The MAX15048/MAX15049 include UVLO hysteresis to avoid possible unintentional chattering during turn-on. Use additional bulk capacitance if the input source impedance is high. At lower input voltage, additional input capacitance helps avoid possible undershoot below the UVLO threshold during transient loading.

#### **Output-Capacitor Selection**

The allowed output-voltage ripple and the maximum deviation of the output voltage during load steps determine the required output capacitance and its ESR. The steady-state output ripple is mainly composed of  $\Delta V_Q$  (caused by the capacitor discharge) and  $\Delta V_{\rm ESR}$  (caused by the voltage drop across the ESR of the output capacitor). The equations for calculating the output capacitance and its ESR are:

$$C_{OUT} = \frac{\Delta I_{P-P}}{8 \times \Delta V_{Q} \times f_{SW}}$$

$$ESR = \frac{\Delta V_{ESR}}{\Delta I_{P-P}}$$

 $\Delta V_{ESR}$  and  $\Delta V_{Q}$  are not directly additive since they are out of phase from each other. If using ceramic capacitors, which generally have low ESR,  $\Delta V_{Q}$  dominates. If using electrolytic capacitors,  $\Delta V_{ESR}$  dominates.

The allowable deviation of the output voltage during fastload transients also affects the output capacitance, its ESR, and its ESL. The output capacitor supplies the load current during a load step until the controller responds with a greater duty cycle. The response time (tresponse) depends on the gain bandwidth of the converter (see the Compensation Design Guidelines section). The resistive drop across the output capacitor's ESR, the drop across the capacitor's ESL, and the capacitor discharge causes a voltage droop during the load-step (ISTEP). Use a combination of low-ESR tantalum/aluminum electrolytic and ceramic capacitors for better load-transient and voltageripple performance. Nonleaded capacitors and capacitors in parallel help reduce the ESL. Keep the maximum output-voltage deviation below the tolerable limits of the electronics being powered.

Use the following equations to calculate the required ESR, ESL, and capacitance value during a load step:

$$ESR = \frac{\Delta V_{ESR}}{I_{STEP}}$$

$$C_{OUT} = \frac{I_{STEP} \times t_{RESPONSE}}{\Delta V_{Q}}$$

$$ESL = \frac{\Delta V_{ESL} \times t_{STEP}}{I_{STEP}}$$

$$t_{RESPONSE} = \frac{1}{3 \times f_{CO}}$$

where ISTEP is the load step, tSTEP is the rise time of the load step, tRESPONSE is the response time of the controller, and fCO is the closed-loop crossover frequency of system (see the *Compensation Design Guidelines* section).

#### **Setting the Current Limit**

The MAX15048/MAX15049 use a valley current-sense method for current limiting. The valley current-limit threshold (V<sub>LIM</sub>) is internally set at 69mV (typ).

The voltage drop across the low-side MOSFET due to its on-resistance is used to sense the inductor current. The voltage drop (VVALLEY) across the low-side MOSFET at the valley point and at ILOAD is:

$$V_{VALLEY} = R_{DS(ON)} \times (I_{LOAD(MAX)} - \frac{\Delta I_{P-P}}{2})$$

RDS(ON) is the on-resistance of the low-side MOSFET, ILOAD is the rated load current, and  $\Delta$ IP-P is the peak-to-peak inductor current.

The RDS(ON) of the MOSFET varies with temperature. Calculate the RDS(ON) of the MOSFET at its operating junction temperature at full load using its data sheet. To compensate for this temperature variation, the current-limit circuitry has a temperature coefficient of 3333ppm/°C. This allows the valley current-limit threshold (VLIM) to track and partially compensate for the increase in the RDS(ON) of the synchronous MOSFET with increasing temperature.

#### **Power-MOSFET Selection**

When choosing the n-channel MOSFETs, consider the total gate charge, RDS(ON), power dissipation, the maximum drain-to-source voltage, and package thermal impedance. The product of the MOSFET gate charge and on-resistance is a figure of merit, with a lower number signifying better performance. Choose MOSFETs that are optimized for high-frequency switching applications. The average gate-drive current from the MAX15048/MAX15049s' output is proportional to the frequency and gate charge required to drive the MOSFET. The power dissipated in the MAX15048/MAX15049 is proportional to the input voltage and the average drive current (see the *Power Dissipation* section).

#### **Compensation Design Guidelines**

The MAX15048/MAX15049 use a fixed-frequency, voltage-mode control scheme that regulates the output voltage by differentially comparing the "sampled" output voltage against a fixed reference. The subsequent "error" voltage—that appears at the error-amplifier output (COMP\_)—is compared against an internal ramp voltage to generate the required duty cycle of the pulse-width modulator. A 2nd-order lowpass LC filter removes the switching harmonics and passes the DC component of the pulse-width-modulated signal to the output. The LC filter, which has an attenuation slope of -40dB/decade, introduces 180° out-of-phase shift at frequencies above the LC resonant frequency. This phase shift, in addition to the inherent 180° of phase shift of the regulator's self-governing (negative) feedback system, poses the potential for positive feedback. The error amplifier and its associated circuitry are designed to compensate for this instability in order to achieve a stable closed-loop system.

The basic regulator loop consists of a power modulator (comprising the regulator's pulse-width modulator, associated circuitry, and LC filter), an output feedback divider, and an error amplifier. The power modulator has a DC gain set by VIN/VRAMP, with a double pole and a single zero set by the output inductance (L), the output capacitance (COUT), and its ESR. A second, higher frequency zero also exists, which is a function of the output capacitor's ESR and ESL, though only taken into account when using very high-quality filter components and/or frequencies of operation.

Below are equations that define the power modulator:

$$G_{MOD(DC)} = \frac{V_{IN}}{V_{RAMP}}$$

$$f_{LC} = \frac{1}{2\pi \times \sqrt{L \times C_{OUT}}}$$

$$f_{ZERO, ESR} = \frac{1}{2\pi \times ESR \times C_{OUT}}$$

$$f_{ZERO, ESL} = \frac{ESR}{2\pi \times ESL}$$

The switching frequency is programmable between 200kHz and 1.2MHz using an external resistor at RT. Typically, the crossover frequency (fCO), which is the frequency when the system's closed-loop gain is equal to unity, crosses the 0dB axis, and should be set at or below 1/10 the switching frequency (fSW/10) for stable, closed-loop response.

The MAX15048/MAX15049 provide an internal transconductance amplifier with its inverting input and its output available to the user for external frequency compensation. The flexibility of external compensation for each converter offers wide selection of output-filtering components,

especially the output capacitor. For cost-sensitive applications, use aluminum electrolytic capacitors; for space-sensitive applications, use low ESR tantalum or multilayer ceramic chip (MLCC) capacitors at the output. The higher switching frequencies of the MAX15048/MAX15049 allow the use of MLCC as the primary filter capacitor(s).

First, select the passive and active power components that meet the application's output ripple, component size, and component cost requirements. Second, choose the small-signal compensation components to achieve the desired closed-loop frequency response and phase margin as outlined below.

### Closed-Loop Response and Compensation of Voltage-Mode Regulators

The power modulator's LC lowpass filter exhibits a variety of responses, depending on the value of L and C (and their parasitics).

One such response is shown in Figure 4a. In this example, the power modulator's uncompensated crossover is approximately 1/6 the desired crossover frequency, f<sub>CO</sub>. Note also, the uncompensated rolloff through 0dB plane follows the double-pole, -40dB/decade slope and approaches 180° of phase shift, indicative of a potentially unstable system. Together with the inherent 180° of phase delay in the negative feedback system, this can lead to near 360°, or "positive" feedback—an unstable system.



Figure 4a. Power Modulator Gain and Phase Response (Large, Bulk Cout)

The desired (compensated) rolloff follows a -20dB/decade slope (and commensurate 90° of phase shift), and, in this example, occurs at approximately six times the uncompensated crossover frequency, f<sub>CO</sub>. In this example, a Type II compensator provides stable closed-loop operation, leveraging the +20dB/decade slope of the capacitor's ESR zero (see Figure 4b).

The Type II compensator's midfrequency gain (approximately 18dB shown here) is designed to compensate for the power modulator's attenuation at the desired crossover frequency, fco (GE/A + GMOD = 0dB at fco). In this example, the power modulator's inherent -20dB/decade

rolloff above the ESR zero (fZERO, ESR) is leveraged to extend the active regulation gain bandwidth of the voltage regulator. As shown in Figure 4b, the net result is a six-time increase in the regulator's gain bandwidth while providing greater than 75° of phase margin (the difference between GE/A and GMOD respective phases at crossover, fCO).

Other filter schemes pose their own problems. For instance, when choosing high-quality filter capacitor(s) (e.g., MLCCs) and inductor, with minimal parasitics, the inherent ESR zero can occur at a much higher frequency, as shown in Figure 4c.



Figure 4b. Power Modulator (Large, Bulk Cout) and Type II Compensator Responses



Figure 4c. Power Modulator Gain and Phase Response (High-Quality COUT)

As with the previous example, the actual gain and phase response is overlaid on the power modulator's asymptotic gain response. It is readily observed that the more dramatic gain and phase transition at or near the power modulator's resonant frequency, fLC, vs. the gentler response of the previous example. This is due to the component's lower parasitics leading to the higher frequency of the inherent ESR zero of the output capacitor. In this example, the desired crossover frequency occurs **below** the ESR zero frequency.

In this example, a compensator with an inherent midfrequency double-zero response is required to mitigate the effects of the filter's double-pole. Such is available with the Type III topology.

As demonstrated in Figure 4d, the Type III's midfrequency double-zero gain (exhibiting a +20dB/decade slope, noting the compensator's pole at the origin) is designed to compensate for the power modulator's double-pole -40dB/decade attenuation at the desired crossover frequency, fco (again, GE/A + GMOD = 0dB at fco).

In the above example, the power modulator's inherent (midfrequency) -40dB/decade rolloff is mitigated by the midfrequency double-zero's +20dB/decade gain to extend the active regulation gain bandwidth of the voltage regulator. As shown in Figure 4d, the net result is an approximate doubling in the regulator's gain bandwidth while providing greater than 60° of phase margin (the difference between GE/A and GMOD respective phases at crossover, fCO).



Figure 4d. Power Modulator (High-Quality Cout) and Type III Compensator Responses

Design procedures for both Type II and Type III compensators are shown below.

### Type II: Compensation when fco > fzero, ESR

When the fZERO, ESR is lower than fCO and close to fLC, a Type II compensation network provides the necessary closed-loop response. The Type II compensation network provides a midband compensating zero and high-frequency pole (see Figures 5a and 5b).

RFCF provides the midband zero fMID, ZERO, and RFCCF provides the high-frequency pole. Use the following procedure to calculate the compensation network components:

1) Calculate the fzero, ESR and LC double pole, fLC:

$$f_{ZERO, ESR} = \frac{1}{2\pi \times ESR \times C_{OLIT}}$$

$$f_{LC} = \frac{1}{2\pi \times \sqrt{L \times C_{OUT}}}$$



Figure 5a. Type II Compensation Network



Figure 5b. Type II Compensation Network Response

2) Select the unity-gain crossover frequency as:

$$f_{CO} \le \frac{f_{SW}}{10}$$

3) Determine RF from the following:

$$R_{F} = \frac{V_{RAMP} (2\pi \times f_{CO} \times L) V_{OUT}}{V_{FB} \times V_{IN} \times g_{MOD} \times ESR}$$

**Note:** RF is derived by setting the total loop gain at crossover frequency to unity, e.g., GE/A(fCO) x GMOD(fCO) = 1V/V. The transconductance error-amplifier gain is GE/A(fCO) = gMOD x RF, while the modulator gain is:

$$G_{MOD}(f_{CO}) = \frac{V_{IN}}{V_{RAMP}} \times \frac{ESR}{2\pi \times f_{CO} \times L} \times \frac{V_{FB}}{V_{OUT}}$$

The total loop gain can be expressed logarithmically as follows:

$$20 \times log_{10} \big[ g_M R_F \big] + 20 \times log_{10} \Bigg[ \frac{ESR \times V_{IN} \times V_{FB\_}}{(2 \times \pi \times f_{CO} \times L) \times V_{OUT\_} \times V_{RAMP}} \Bigg] = 0 dB$$

where VRAMP is the peak-to-peak ramp amplitude equal to 1.2V:

4) Place a zero at or below the LC double pole, fLC:

$$C_F = \frac{1}{2\pi \times R_F \times f_{LC}}$$

5) Place a high-frequency pole at or below fp = 0.5 x fsw:

$$C_{CF} = \frac{1}{\pi \times R_F \times f_{SW}}$$

6) Choose an appropriately sized  $R_1$  (connected from OUT\_ to FB\_, start with a  $10k\Omega$ ). Once  $R_1$  is selected, calculate  $R_2$  using the following equation:

$$R_2 = R_1 \times \frac{V_{FB\_}}{V_{OUT\_} - V_{FB\_}}$$

where  $V_{FB} = 0.6V$ .

### Type III: Compensation when fco < fzero, esr

As previously indicated, the position of the output capacitor's inherent ESR zero is critical in designing an appropriate compensation network. When low-ESR ceramic output capacitors are used, the ESR zero frequency (fZERO, ESR) is usually much higher than unity crossover frequency (fco). In this case, a Type III compensation network is recommended (see Figure 6a).

As shown in Figure 6b, Type III compensation network introduces two zeros and three poles into the control loop. The error amplifier has a low-frequency pole at the origin, two zeros, and higher frequency poles. The locations of the zeros and poles should be such that the phase margin peaks at fco.

Set the ratios of fco-to-fz and fp-to-fco equal to five:

$$\left(\frac{f_{CO}}{f_Z} = \frac{f_P}{f_{CO}} = 5\right)$$

to get approximately 60° of phase margin at fco. Whichever technique is used, it is important to place the two zeros at or below the double pole to avoid the conditional stability issue.



Figure 6a. Type III Compensation Network



Figure 6b. Type III Compensation Network Response

Use the following procedure to calculate the compensation network components:

1) Select a crossover frequency, fco:

$$f_{CO} \leq \frac{f_{SW}}{10}$$

2) Calculate the LC double-pole frequency, fLC:

$$f_{LC} = \frac{1}{2\pi \times \sqrt{L \times C_{OUT}}}$$

- 3) Select  $R_F \ge 10k\Omega$ .
- 4) Place a zero:

$$f_{Z1} = \frac{1}{2\pi \times R_F \times C_F}$$
 at  $0.75 \times f_{LC}$ 

where:

$$C_{F} = \frac{1}{2\pi \times R_{F} \times 0.75 \times f_{LC}}$$

5) Calculate C<sub>I</sub> for a target unity-gain crossover frequency,

$$C_{I} = \frac{2\pi \times f_{CO} \times L \times C_{OUT} \times V_{RAMP}}{V_{IN} \times R_{F}}$$

**Note:** C<sub>I</sub> is derived by setting the total loop gain at crossover frequency to unity, e.g. GE/A(fco) x GMOD(fco) = 1V/V. The total loop gain can be expressed logarithmically as follows:

$$20 \times \log_{10}[2 \times \pi \times f_{CO} \times R_F \times C_I] +$$

$$20 \times \log_{10}\left[\frac{G_{MOD(DC)}}{(2 \times \pi \times f_{CO})^2 \times L \times C_{OUT}}\right] = 0dB$$

6) Place a second zero, fz2, at or below fLC, thereby determining R1:

$$R_1 = \frac{1}{2\pi \times f_{Z2} \times C_I}$$

7) Place a pole ( $f_{P1} = \frac{1}{2\pi \times R_1 \times C_1}$ ) at or below fzero, ESR:  $R_{I} = \frac{1}{2\pi \times f_{ZERO ESR} \times C_{I}}$ 

$$H_{I} = \frac{1}{2\pi \times f_{ZERO, ESR} \times C}$$

8) Place a second pole (  $^{f}P2 = \frac{1}{2\pi \times R_F \times C_{CF}}$  ) at or below one-half the switching frequency:

$$C_{CF} = \frac{1}{\pi \times f_{SW} \times R_F}$$

9) Calculate R<sub>2</sub> using the following equation:

$$R_2 = R_1 \times \frac{V_{FB\_}}{V_{OUT\_} - V_{FB\_}}$$

where  $VFB_{-} = 0.6V$ .

### **Typical Operating Circuits**

Figure 7 shows the MAX15048 coincident tracker. Figure 8 is the MAX15048 ratiometric tracker and Figure 9 is the MAX15049 sequencer. Figure 10 shows the evaluation kit schematic configured for the MAX15049 (sequencer).



Figure 7. MAX15048 Coincident Tracker Typical Operating Circuit



Figure 8. MAX15048 Ratiometric Tracker Typical Operating Circuit



Figure 9. MAX15049 Sequencer Typical Operating Circuit



Figure 10. Evaluation Kit Schematic Configured for the MAX15049 (Sequencer)

### \_\_\_\_\_PWM Controller Applications Information

#### **Power Dissipation**

The 32-pin TQFN thermally enhanced package can dissipate up to 2758.6mW. Calculate power dissipation in the MAX15048/MAX15049 as a product of the input voltage and the total REG output current (IREG). IREG includes quiescent current (IQ) and the total gate-drive current (IDREG):

$$PD = VIN \times IREG$$

$$IREG = IQ + [fSW \times (QG1 + QG2 + QG3 + QG4 + QG5 + QG6)]$$

where QG1 to QG6 comprise the total gate charge of the low-side and high-side external MOSFETs, fSW is the switching frequency of the converter, and IQ is the quiescent current of the device at the switching frequency.

Use the following equation to calculate the maximum power dissipation (PDMAX) in the chip at a given ambient temperature (TA):

$$PDMAX = 34.5 \times (150 - TA)mW$$

#### **PCB Layout Guidelines**

Use the following guidelines to lay out the switching voltage regulator:

- 1) Place the IN, REG, and DREG\_ bypass capacitors close to the MAX15048/MAX15049.
- 2) Minimize the area and length of the high-current loops from the input capacitor, upper switching MOSFET, inductor, and output capacitor back to the input capacitor negative terminal.

### **Chip Information**

PROCESS: BiCMOS

- 3) Keep the current loop formed by the lower switching MOSFET, inductor, and output capacitor short.
- 4) Keep SGND and PGND\_ isolated and connect them at one single point close to the negative terminal of the input filter capacitor.
- 5) Avoid long traces between the DREG\_ bypass capacitor, low-side driver outputs of the MAX15048/ MAX15049, MOSFET gate, and PGND\_. Minimize the loop formed by the DREG\_ bypass capacitor, bootstrap capacitor, high-side driver output of the MAX15048/MAX15049, and upper MOSFET gates.
- Place the bank of the output capacitors close to the load.
- 7) Distribute the power components evenly across the board for proper heat dissipation.
- 8) Provide sufficient copper area at and around the switching MOSFETs and inductor to aid in thermal dissipation.
- 9) Connect the MAX15048/MAX15049 exposed pad to a large copper plane to maximize its power dissipation capability. Connect the exposed pad to SGND. Do not connect the exposed pad to the SGND pin directly underneath the IC.
- 10) Use 2oz copper to keep the trace inductance and resistance to a minimum. Thin copper PCBs can compromise efficiency since high currents are involved in the application. Also, thicker copper conducts heat more effectively, thereby reducing thermal impedance.

### Package Information

For the latest package outline information and land patterns, go to <a href="www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

| PACKAGE TYPE | PACKAGE CODE | DOCUMENT NO.   |
|--------------|--------------|----------------|
| 32 TQFN-EP   | T3255+4      | <u>21-0140</u> |

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.