

# Automotive PSoC<sup>®</sup> Programmable System-on-Chip™

#### **Features**

- Automotive Electronics Council (AEC) Q100 qualified
- Powerful Harvard-architecture processor
  - M8C processor speeds up to 24 MHz
  - □ 8 × 8 multiply, 32-bit accumulate
  - □ Low power at high speed
  - □ Automotive A-grade: 3.0 V to 5.25 V operation at −40 ℃ to +85 ℃ temperature range
  - $\hfill\Box$  Automotive E-grade: 4.75 V to 5.25 V operation at –40  $\hfill\Box$  to +125  $\hfill\Box$  temperature range
- Advanced peripherals (PSoC<sup>®</sup> blocks)
  - ☐ Six analog Type 'E' PSoC blocks provide:
    - Up to four comparators with digital-to-analog converters (DAC) references
    - Up to 10-bit single or dual analog-to-digital converters (ADCs)
  - □ Up to eight digital PSoC blocks provide:
    - 8 to 32-bit timers, counters, and pulse width modulators (PWMs)
    - · One-shot, multi-shot mode in timers and PWMs
    - · PWM with deadband in one digital block
    - Shift register, cyclical redundancy check (CRC), and pseudo random sequence (PRS) modules
    - Full- or half-duplex UARTs
    - SPI masters or slaves, 8- to 16-bit variable data length
    - Connectable to all general-purpose I/O (GPIO) pins
  - Complex peripherals by combining blocks
  - □ Powerful synchronization support, analog module operations can be synchronized by digital blocks or external signals.
- High-speed 10-bit successive approximation register (SAR) ADC with sample and hold optimized for embedded control
- CY8C22345H devices Integrate Immersion<sup>®</sup> TouchSense<sup>®</sup> Haptics Technology for ERM drive control
- Precision, programmable clocking
  - □ Internal oscillator up to 24 MHz
  - □ High accuracy 24 MHz with optional 32-kHz crystal and phase locked loop (PLL)
  - □ Optional external oscillator, up to 24 MHz
  - $\hfill \square$  Internal low speed, low-power oscillator for watchdog and sleep functionality
- Flexible on-chip memory
  - □ Up to 16 KB flash program storage, 1000 erase/write cycles
  - □ Up to 1 KB SRAM data storage
  - □ In-System Serial Programming (ISSP)
  - □ Partial flash updates
  - □ Flexible protection modes
  - □ EEPROM emulation in flash
- Optimized CapSense® resource
  - □ Supports two CapSense channels with simultaneous scanning

- □ Two current DACs provide programmable sensor tuning in firmware
- □ Two dedicated clock resources for CapSense
- □ Two dedicated 16-bit timers/counters for CapSense scanning
- Versatile analog mux
  - Common internal analog bus
  - ☐ Simultaneous connection of I/O combinations
- Programmable pin configurations
  - 25 mA sink, 10 mA drive on all GPIOs
  - □ Pull-up, pull-down, high Z, strong, or open-drain drive modes on all GPIOs
  - Analog input on all GPIOs
  - ☐ Configurable interrupt on all GPIOs
- Additional system resources:
  - I<sup>2</sup>C master, slave, or multi-master
    - · Operation up to 400 kHz
    - · Hardware address detection feature
  - Watchdog and sleep timers
  - □ User-configurable low voltage detection
  - □ Integrated supervisory circuit
  - ☐ On-chip precision voltage reference
  - ☐ Hardware real time clock (RTC) block

## **Block Diagram**







## **Contents**

| PSoC Functional Overview          | 3  |
|-----------------------------------|----|
| PSoC Core                         | 3  |
| Digital System                    |    |
| Analog System                     |    |
| Haptics TS2000 Controller         |    |
| Additional System Resources       |    |
| PSoC Device Characteristics       | 5  |
| Getting Started                   | 6  |
| Application Notes                 | 6  |
| Development Kits                  |    |
| Training                          | 6  |
| CYPros Consultants                | 6  |
| Solutions Library                 | 6  |
| Technical Support                 | 6  |
| Development Tools                 | 6  |
| PSoC Designer Software Subsystems | 6  |
| Designing with PSoC Designer      | 7  |
| Select User Modules               | 7  |
| Configure User Modules            | 7  |
| Organize and Connect              | 7  |
| Generate, Verify, and Debug       | 7  |
| Pinouts                           | 8  |
| 28-pin Part Pinout                | 8  |
| 48-pin Part Pinout                | 9  |
| Registers                         | 10 |
| Register Conventions              |    |
| Register Mapping Tables           |    |
| Absolute Maximum Ratings          | 13 |
| Operating Temperature             | 13 |

| Electrical Specifications               |    |
|-----------------------------------------|----|
| DC Electrical Characteristics           | 15 |
| AC Electrical Characteristics           | 21 |
| Development Tool Selection              | 29 |
| Software                                | 29 |
| Development Kits                        | 29 |
| Evaluation Tools                        | 29 |
| Device Programmers                      | 30 |
| Accessories (Emulation and Programming) | 30 |
| Ordering Information                    |    |
| Ordering Code Definitions               | 32 |
| Packaging Information                   | 33 |
| Package Dimensions                      | 33 |
| Thermal Impedances                      | 34 |
| Capacitance on Crystal Pins             | 34 |
| Solder Reflow Specifications            |    |
| Tape and Reel Information               | 35 |
| Tube Information                        |    |
| Acronyms                                | 39 |
| Reference Documents                     | 39 |
| Document Conventions                    | 40 |
| Units of Measure                        | 40 |
| Numeric Conventions                     | 40 |
| Glossary                                | 40 |
| Document History Page                   | 45 |
| Sales, Solutions, and Legal Information | 47 |
| Worldwide Sales and Design Support      | 47 |
| Products                                | 47 |
| PSoC Solutions                          | 47 |



## **PSoC Functional Overview**

The PSoC programmable system-on-chip series of products consists of many devices. These devices are designed to replace multiple traditional MCU-based system components with one low cost single-chip programmable device. PSoC devices include configurable blocks of analog and digital logic, as well as programmable interconnects. This architecture enables the user to create customized peripheral configurations that match the requirements of each individual application. Additionally, a fast CPU, flash program memory, SRAM data memory, and configurable I/O are included in a range of convenient pinouts and packages.

The PSoC architecture, shown in the Block Diagram on page 1, consists of four main areas: PSoC core, digital system, analog system, and system resources. Configurable global busing allows the combining of all the device resources into a complete custom system. The PSoC family can have up to five I/O ports connecting to the global digital and analog interconnects, providing access to eight digital blocks [1] and six analog blocks.

#### **PSoC Core**

The PSoC core is a powerful engine that supports a rich feature set. The core includes a CPU, memory, clocks, and configurable GPIO.

The M8C CPU core is a powerful processor with speeds up to 24 MHz (up to 12 MHz for E-grade devices), providing four MIPS (two MIPS for E-grade devices) 8-bit Harvard architecture microprocessor. The CPU uses an interrupt controller to simplify the programming of real time embedded events.

Program execution is timed and protected using the included Sleep Timer and watchdog timer (WDT).

Memory encompasses 16 KB of flash (8 KB for CY8C21x45 devices) for program storage, 1 KB of SRAM (512 bytes for CY8C21x45 devices) for data storage, and EEPROM emulation using the flash. Program flash uses four protection levels on blocks of 64 bytes, allowing customized software IP protection.

The PSoC device incorporates flexible internal clock generators, including a 24-MHz internal main oscillator (IMO). For A-grade devices the 24-MHz IMO can also be doubled to 48 MHz for use by the digital system. A low-power 32-kHz internal low-speed oscillator (ILO) is provided for the Sleep Timer and WDT. If crystal accuracy is required, the 32.768 kHz external crystal oscillator (ECO) is available for use as a RTC, and can optionally generate a crystal-accurate 24-MHz system clock using a PLL. The clocks, together with programmable clock dividers (as a system resource), provide the flexibility to integrate almost any timing requirement into the PSoC device.

PSoC GPIOs provide connection to the CPU, digital, and analog resources of the device. Each pin's drive mode may be selected from eight options, allowing great flexibility in external interfacing. Each pin can also generate a system interrupt.

## **Digital System**

The digital system is composed of eight digital PSoC blocks. Each block is an 8-bit resource that may be used alone or combined with other blocks to form 8-, 16-, 24-, and 32-bit peripherals, which are called user modules.

Figure 1. Digital System Block Diagram [1]



Digital peripheral configurations are:

- PWMs (8- to 16-bit)
- PWMs with deadband (8- to 32-bit)
- Counters (8- to 32-bit)
- Timers (8- to 32-bit)
- One-shot and multi-shot modules
- Full or half-duplex 8-bit UART with selectable parity (up to two full-duplex or four half-duplex)
- SPI master and slave (up to four total) with programmable data length from 8 to 16 bits.
- Shift register (1- to 32-bit)
- I<sup>2</sup>C master, slave, or multi-master (one available)
- CRC/generator (16-bit)
- IrDA (up to two)
- PRS generators (8- to 32-bit)

#### Note

1. CY8C22x45 devices have 2 digital rows with 8 digital blocks. CY8C21x45 devices only have 1 digital row with 4 digital blocks.

Document Number: 001-55397 Rev. \*K



The digital blocks may be connected to any GPIO through a series of global buses that can route any signal to any pin. The buses also allow for signal multiplexing and performing logic operations. This configurability frees your designs from the constraints of a fixed peripheral controller.

Digital blocks are provided in rows of four, where the number of blocks varies by PSoC device family. This provides a choice of system resources for your application. Family resources are shown in Table 1 on page 5.

## Analog System

The Analog System of CY8C21x45 and CY8C22x45 PSoC devices consists of a 10-bit SAR ADC and six configurable analog blocks.

The programmable 10-bit SAR ADC is an optimized ADC with a fast maximum sample rate. External filters are required on ADC input channels for antialiasing. This ensures that any out-of-band content is not folded into the input signal band.

Reconfigurable analog resources allow creating complex analog signal flows. Analog peripherals are very flexible and may be customized to support specific application requirements. Some of the more common PSoC analog functions (most available as user modules) are:

- Analog-to-digital converters (single or dual, with up to 10-bit resolution)
- Pin-to-pin comparator
- Single-ended comparators (up to four) with absolute (1.3 V) reference or DAC reference
- Precision voltage reference (1.3 V nominal)

CY8C21x45 and CY8C22x45 devices have six limited-functionality Type 'E' analog blocks. These analog blocks are arranged in four columns. Each column contains one continuous time (CT) Type E block. The first two columns also have a switched capacitor (SC) type E block. Refer to the PSoC Technical Reference Manual for CY8C21x45 and CY8C22x45 devices for detailed information on the Type E analog blocks.

Figure 2. Analog System Block Diagram



## **Haptics TS2000 Controller**

The CY8C22x45H family of devices features an easy-to-use Haptics controller resource with up to 14 different effects. These effects are available for use with three different, selectable ERM modules.

## **Additional System Resources**

System Resources, some of which are listed in the previous sections, provide additional capability useful for complete systems. Additional resources include a MAC, low voltage detection, and power on reset. The merits of each system resource are:

- Digital clock dividers provide three customizable clock frequencies for use in applications. The clocks may be routed to both the digital and analog systems. Additional clocks can be generated using digital PSoC blocks as clock dividers.
- Additional digital resources and clocks dedicated to and optimized for CapSense.
- RTC hardware block.

- A multiply accumulate (MAC) provides a fast 8-bit multiplier with 32-bit accumulate, to assist in both general math and digital filters.
- The I<sup>2</sup>C module provides 0 to 400 kHz communication over two wires. Slave, master, and multi-master modes are all supported.
- Low voltage detection (LVD) interrupts can signal the application of falling voltage levels, while the advanced power on reset (POR) circuit eliminates the need for a system supervisor.
- An internal voltage reference provides an absolute reference for the analog system, including ADCs and DACs.

## **PSoC Device Characteristics**

Depending on your PSoC device characteristics, the digital and analog systems can have varying numbers of digital and analog blocks. The following table lists the resources available for specific PSoC device groups. The PSoC families covered by this datasheet are highlighted in the table.

Table 1. PSoC Device Characteristics

| PSoC Part Number | Digital I/O | Digital<br>Rows | Digital<br>Blocks | Analog<br>Inputs | Analog<br>Outputs | Analog<br>Columns | Analog<br>Blocks               | SRAM Size | Flash Size |
|------------------|-------------|-----------------|-------------------|------------------|-------------------|-------------------|--------------------------------|-----------|------------|
| CY8C29x66 [2]    | up to 64    | 4               | 16                | up to 12         | 4                 | 4                 | 12                             | 2 K       | 32 K       |
| CY8C28xxx        | up to 44    | up to 3         | up to 12          | up to 44         | up to 4           | up to 6           | up to<br>12 + 4 <sup>[3]</sup> | 1 K       | 16 K       |
| CY8C27x43        | up to 44    | 2               | 8                 | up to 12         | 4                 | 4                 | 12                             | 256       | 16 K       |
| CY8C24x94 [2]    | up to 56    | 1               | 4                 | up to 48         | 2                 | 2                 | 6                              | 1 K       | 16 K       |
| CY8C24x23A [2]   | up to 24    | 1               | 4                 | up to 12         | 2                 | 2                 | 6                              | 256       | 4 K        |
| CY8C23x33        | up to 26    | 1               | 4                 | up to 12         | 2                 | 2                 | 4                              | 256       | 8 K        |
| CY8C22x45 [2]    | up to 38    | 2               | 8                 | up to 38         | 0                 | 4                 | 6 <sup>[3]</sup>               | 1 K       | 16 K       |
| CY8C21x45 [2]    | up to 24    | 1               | 4                 | up to 24         | 0                 | 4                 | 6 <sup>[3]</sup>               | 512       | 8 K        |
| CY8C21x34 [2]    | up to 28    | 1               | 4                 | up to 28         | 0                 | 2                 | 4 [3]                          | 512       | 8 K        |
| CY8C21x23        | up to 16    | 1               | 4                 | up to 8          | 0                 | 2                 | 4 [3]                          | 256       | 4 K        |
| CY8C20x34 [2]    | up to 28    | 0               | 0                 | up to 28         | 0                 | 0                 | 3 [3, 4]                       | 512       | 8 K        |
| CY8C20xx6        | up to 36    | 0               | 0                 | up to 36         | 0                 | 0                 | 3 [3, 4]                       | up to 2 K | up to 32 K |

#### Notes

- 2. Automotive qualified devices available in this group.
- Limited analog functionality.
- 4. Two analog blocks and one CapSense® block.

Document Number: 001-55397 Rev. \*K



## **Getting Started**

For in depth information, along with detailed programming details, see the  $PSoC^{\textcircled{@}}$  Technical Reference Manual.

For up-to-date ordering, packaging, and electrical specification information, see the latest PSoC device datasheets on the web.

## **Application Notes**

Cypress application notes are an excellent introduction to the wide variety of possible PSoC designs.

## **Development Kits**

PSoC Development Kits are available online from and through a growing number of regional and global distributors, which include Arrow, Avnet, Digi-Key, Farnell, Future Electronics, and Newark.

## **Training**

Free PSoC technical training (on demand, webinars, and workshops), which is available online via www.cypress.com, covers a wide variety of topics and skill levels to assist you in your designs.

#### **CYPros Consultants**

Certified PSoC consultants offer everything from technical assistance to completed PSoC designs. To contact or become a PSoC consultant go to the CYPros Consultants web site.

#### **Solutions Library**

Visit our growing library of solution focused designs. Here you can find various application designs that include firmware and hardware design files that enable you to complete your designs quickly.

## **Technical Support**

Technical support – including a searchable Knowledge Base articles and technical forums – is also available online. If you cannot find an answer to your question, call our Technical Support hotline at 1-800-541-4736.

## **Development Tools**

PSoC Designer™ is the revolutionary Integrated Design Environment (IDE) that you can use to customize PSoC to meet your specific application requirements. PSoC Designer software accelerates system design and time to market. Develop your applications using a library of precharacterized analog and digital peripherals (called user modules) in a drag-and-drop design environment. Then, customize your design by leveraging the dynamically generated application programming interface (API) libraries of code. Finally, debug and test your designs with the integrated debug environment, including in-circuit emulation and standard software debug features. PSoC Designer includes:

- Application editor graphical user interface (GUI) for device and user module configuration and dynamic reconfiguration
- Extensive user module catalog
- Integrated source-code editor (C and assembly)
- Free C compiler with no size restrictions or time limits
- Built-in debugger
- In-circuit emulation
- Built-in support for communication interfaces:
- ☐ Hardware and software I<sup>2</sup>C slaves and masters
- ☐ Full-speed USB 2.0
- □ Up to four full-duplex universal asynchronous receiver/transmitters (UARTs), SPI master and slave, and wireless

PSoC Designer supports the entire library of PSoC 1 devices and runs on Windows XP, Windows Vista, and Windows 7.

## **PSoC Designer Software Subsystems**

## Design Entry

In the chip-level view, choose a base device to work with. Then select different onboard analog and digital components that use the PSoC blocks, which are called user modules. Examples of user modules are analog-to-digital converters (ADCs), digital-to-analog converters (DACs), amplifiers, and filters. Configure the user modules for your chosen application and connect them to each other and to the proper pins. Then generate your project. This prepopulates your project with APIs and libraries that you can use to program your application.

The tool also supports easy development of multiple configurations and dynamic reconfiguration. Dynamic reconfiguration makes it possible to change configurations at run time. In essence, this allows you to use more than 100 percent of PSoC's resources for a given application.

#### Code Generation Tools

The code generation tools work seamlessly within the PSoC Designer interface and have been tested with a full range of debugging tools. You can develop your design in C, assembly, or a combination of the two.

**Assemblers**. The assemblers allow you to merge assembly code seamlessly with C code. Link libraries automatically use absolute addressing or are compiled in relative mode, and linked with other software modules to get absolute addressing.



C Language Compilers. C language compilers are available that support the PSoC family of devices. The products allow you to create complete C programs for the PSoC family devices. The optimizing C compilers provide all of the features of C, tailored to the PSoC architecture. They come complete with embedded libraries providing port and bus operations, standard keypad and display support, and extended math functionality.

#### Debugger

PSoC Designer has a debug environment that provides hardware in-circuit emulation, allowing you to test the program in a physical system while providing an internal view of the PSoC device. Debugger commands allow you to read and program and read and write data memory, and read and write I/O registers. You can read and write CPU registers, set and clear breakpoints, and provide program run, halt, and step control. The debugger also allows you to create a trace buffer of registers and memory locations of interest.

#### Online Help System

The online help system displays online, context-sensitive help. Designed for procedural and quick reference, each functional subsystem has its own context-sensitive help. This system also provides tutorials and links to FAQs and an Online Support Forum to aid the designer.

#### In-Circuit Emulator

A low-cost, high-functionality In-Circuit Emulator (ICE) is available for development support. This hardware can program single devices.

The emulator consists of a base unit that connects to the PC using a USB port. The base unit is universal and operates with all PSoC devices. Emulation pods for each device family are available separately. The emulation pod takes the place of the PSoC device in the target board and performs full-speed (24-MHz) operation.

## **Designing with PSoC Designer**

The development process for the PSoC® device differs from that of a traditional fixed function microprocessor. The configurable analog and digital hardware blocks give the PSoC architecture a unique flexibility that pays dividends in managing specification change during development and by lowering inventory costs. These configurable resources, called PSoC Blocks, have the ability to implement a wide variety of user-selectable functions. The PSoC development process is summarized in four steps:

- 1. Select User Modules.
- Configure user modules.
- Organize and connect.
- 4. Generate, verify, and debug.

#### Select User Modules

PSoC Designer provides a library of prebuilt, pretested hardware peripheral components called "user modules." User modules make selecting and implementing peripheral devices, both analog and digital, simple.

#### **Configure User Modules**

Each user module that you select establishes the basic register settings that implement the selected function. They also provide parameters and properties that allow you to tailor their precise configuration to your particular application. For example, a pulse width modulator (PWM) User Module configures one or more digital PSoC blocks, one for each 8 bits of resolution. The user module parameters permit you to establish the pulse width and duty cycle. Configure the parameters and properties to correspond to your chosen application. Enter values directly or by selecting values from drop-down menus. All the user modules are documented in datasheets that may be viewed directly in PSoC Designer or on the Cypress website. These user module datasheets explain the internal operation of the user module and provide performance specifications. Each datasheet describes the use of each user module parameter, and other information you may need to successfully implement your design.

#### **Organize and Connect**

You build signal chains at the chip level by interconnecting user modules to each other and the I/O pins. You perform the selection, configuration, and routing so that you have complete control over all on-chip resources.

## Generate, Verify, and Debug

When you are ready to test the hardware configuration or move on to developing code for the project, you perform the "Generate Configuration Files" step. This causes PSoC Designer to generate source code that automatically configures the device to your specification and provides the software for the system. The generated code provides application programming interfaces (APIs) with high-level functions to control and respond to hardware events at run time and interrupt service routines that you can adapt as needed.

A complete code development environment allows you to develop and customize your applications in either C, assembly language, or both.

The last step in the development process takes place inside PSoC Designer's debugger (access by clicking the Connect icon). PSoC Designer downloads the HEX image to the ICE where it runs at full speed. PSoC Designer debugging capabilities rival those of systems costing many times more. In addition to traditional single-step, run-to-breakpoint and watch-variable features, the debug interface provides a large trace buffer and allows you to define complex breakpoint events that include monitoring address and data bus values, memory locations and external signals.

Document Number: 001-55397 Rev. \*K Page 7 of 47



## **Pinouts**

The automotive CY8C21x45 and CY8C22x45 PSoC devices are available in a variety of packages which are listed and illustrated in the following tables. Every port pin (labeled with a "P") is capable of digital I/O and connection to the common analog mux bus. However,  $V_{SS}$ ,  $V_{DD}$ , and XRES are not capable of digital I/O.

#### 28-pin Part Pinout

Table 2. 28-pin Part Pinout (SSOP)

| Pin | Ту      | ре     | Din Nama        | December 4                                                                |  |  |
|-----|---------|--------|-----------------|---------------------------------------------------------------------------|--|--|
| No. | Digital | Analog | Pin Name        | Description                                                               |  |  |
| 1   | I/O     | I, MR  | P0[7]           | Analog column mux input, C <sub>MOD</sub> capacitor pin                   |  |  |
| 2   | I/O     | I, ML  | P0[5]           | Analog column mux input, C <sub>MOD</sub> capacitor pin                   |  |  |
| 3   | I/O     | I, ML  | P0[3]           | Analog column mux input                                                   |  |  |
| 4   | I/O     | I, ML  | P0[1]           | Analog column mux input                                                   |  |  |
| 5   | I/O     | I, ML  | P2[7]           | Direct input to analog block                                              |  |  |
| 6   | I/O     | ML     | P2[5]           | Optional SAR ADC external reference (EXTREF)                              |  |  |
| 7   | I/O     | ML     | P2[3]           |                                                                           |  |  |
| 8   | I/O     | ML     | P2[1]           |                                                                           |  |  |
| 9   | Po      | wer    | V <sub>SS</sub> | Ground connection                                                         |  |  |
| 10  | I/O     | ML     | P1[7]           | I <sup>2</sup> C serial clock (SCL)                                       |  |  |
| 11  | I/O     | ML     | P1[5]           | I <sup>2</sup> C serial data (SDA)                                        |  |  |
| 12  | I/O     | ML     | P1[3]           |                                                                           |  |  |
| 13  | I/O     | ML     | P1[1]           | Crystal input (XTALin), I <sup>2</sup> C SCL, ISSP-SCLK <sup>[5]</sup>    |  |  |
| 14  | Po      | wer    | $V_{SS}$        | Ground connection                                                         |  |  |
| 15  | I/O     | MR     | P1[0]           | Crystal output (XTALout), I <sup>2</sup> C SDA, ISSP-SDATA <sup>[5]</sup> |  |  |
| 16  | I/O     | MR     | P1[2]           |                                                                           |  |  |
| 17  | I/O     | MR     | P1[4]           | Optional external clock input (EXTCLK)                                    |  |  |
| 18  | I/O     | MR     | P1[6]           |                                                                           |  |  |
| 19  | ln      | put    | XRES            | Active high external reset with internal pull-down                        |  |  |
| 20  | I/O     | MR     | P2[0]           |                                                                           |  |  |
| 21  | I/O     | MR     | P2[2]           |                                                                           |  |  |
| 22  | I/O     | MR     | P2[4]           |                                                                           |  |  |
| 23  | I/O     | I, MR  | P2[6]           | Direct input to analog block                                              |  |  |
| 24  | I/O     | I, MR  | P0[0]           | Analog column mux input                                                   |  |  |
| 25  | I/O     | I, MR  | P0[2]           | Analog column mux input                                                   |  |  |
| 26  | I/O     | I, MR  | P0[4]           | Analog column mux input                                                   |  |  |
| 27  | I/O     | I, MR  | P0[6]           | Analog column mux input                                                   |  |  |
| 28  | Po      | wer    | $V_{DD}$        | Supply voltage                                                            |  |  |

Figure 3. CY8C21345 and CY8C22345 28-pin PSoC Device



 $\textbf{LEGEND} : A = Analog, \ I = Input, \ O = Output, \ MR = Right \ analog \ mux \ bus \ input, \ ML = Left \ analog \ mux \ bus \ input.$ 

#### Note

5. These are the ISSP pins, which are not High Z after exiting a reset state. See the PSoC Technical Reference Manual for CY8C21x45 and CY8C22x45 devices for details.

Document Number: 001-55397 Rev. \*K



## **48-pin Part Pinout**

Table 3. 48-pin Part Pinout (SSOP)

| Pin | Ту      | ре     | Dim Name        | Description                                                               |  |  |  |  |
|-----|---------|--------|-----------------|---------------------------------------------------------------------------|--|--|--|--|
| No. | Digital | Analog | Pin Name        | Description                                                               |  |  |  |  |
| 1   | I/O     | I, MR  | P0[7]           | Analog column mux input, C <sub>MOD</sub> capacitor pin                   |  |  |  |  |
| 2   | I/O     | I, ML  | P0[5]           | Analog column mux input, C <sub>MOD</sub> capacitor pin                   |  |  |  |  |
| 3   | I/O     | I, ML  | P0[3]           | Analog column mux input                                                   |  |  |  |  |
| 4   | I/O     | I, ML  | P0[1]           | Analog column mux input                                                   |  |  |  |  |
| 5   | I/O     | I, ML  | P2[7]           | Direct input to analog block                                              |  |  |  |  |
| 6   | I/O     | ML     | P2[5]           | Optional SAR ADC external reference                                       |  |  |  |  |
| 7   | I/O     | ML     | P2[3]           |                                                                           |  |  |  |  |
| 8   | I/O     | ML     | P2[1]           |                                                                           |  |  |  |  |
| 9   | Po      | wer    | $V_{DD}$        | Supply voltage                                                            |  |  |  |  |
| 10  | I/O     | ML     | P4[5]           |                                                                           |  |  |  |  |
| 11  | I/O     | ML     | P4[3]           |                                                                           |  |  |  |  |
| 12  | I/O     | ML     | P4[1]           |                                                                           |  |  |  |  |
| 13  | Po      | wer    | V <sub>SS</sub> | Ground connection                                                         |  |  |  |  |
| 14  | I/O     | ML     | P3[7]           |                                                                           |  |  |  |  |
| 15  | I/O     | ML     | P3[5]           |                                                                           |  |  |  |  |
| 16  | I/O     | ML     | P3[3]           |                                                                           |  |  |  |  |
| 17  | I/O     | ML     | P3[1]           |                                                                           |  |  |  |  |
| 18  |         |        | NC              | Not connected                                                             |  |  |  |  |
| 19  |         |        | NC              | Not connected                                                             |  |  |  |  |
| 20  | I/O     | ML     | P1[7]           | I <sup>2</sup> C serial clock                                             |  |  |  |  |
| 21  | I/O     | ML     | P1[5]           | I <sup>2</sup> C serial data                                              |  |  |  |  |
| 22  | I/O     | ML     | P1[3]           |                                                                           |  |  |  |  |
| 23  | I/O     | ML     | P1[1]           | Crystal input (XTALin), I <sup>2</sup> C SCL, ISSP-SCLK <sup>[6]</sup>    |  |  |  |  |
| 24  | Po      | wer    | $V_{SS}$        |                                                                           |  |  |  |  |
| 25  | I/O     | MR     | P1[0]           | Crystal output (XTALout), I <sup>2</sup> C SDA, ISSP-SDATA <sup>[6]</sup> |  |  |  |  |
| 26  | I/O     | MR     | P1[2]           |                                                                           |  |  |  |  |
| 27  | I/O     | MR     | P1[4]           | Optional external clock input                                             |  |  |  |  |
| 28  | I/O     | MR     | P1[6]           |                                                                           |  |  |  |  |
| 29  |         |        | NC              | Not connected                                                             |  |  |  |  |
| 30  |         |        | NC              | Not connected                                                             |  |  |  |  |
| 31  | I/O     | MR     | P3[0]           |                                                                           |  |  |  |  |
| 32  | I/O     | MR     | P3[2]           |                                                                           |  |  |  |  |
| 33  | I/O     | MR     | P3[4]           |                                                                           |  |  |  |  |
| 34  | I/O     | MR     | P3[6]           |                                                                           |  |  |  |  |
| 35  | In      | put    | XRES            | Active high external reset with internal pull-down                        |  |  |  |  |
| 36  | I/O     | MR     | P4[0]           |                                                                           |  |  |  |  |
| 37  | I/O     | MR     | P4[2]           |                                                                           |  |  |  |  |
| 38  | I/O     | MR     | P4[4]           |                                                                           |  |  |  |  |
| 39  | Po      | wer    | V <sub>SS</sub> | Ground connection                                                         |  |  |  |  |
| 40  | I/O     | MR     | P2[0]           |                                                                           |  |  |  |  |
| 41  | I/O     | MR     | P2[2]           |                                                                           |  |  |  |  |
| 42  | I/O     | MR     | P2[4]           |                                                                           |  |  |  |  |

Figure 4. CY8C21645 and CY8C22645 48-pin PSoC Device



## Note

<sup>6.</sup> These are the ISSP pins, which are not High Z after exiting a reset state. See the PSoC Technical Reference Manual for CY8C21x45 and CY8C22x45 devices for details.



Table 3. 48-pin Part Pinout (SSOP) (continued)

| Pin | Ту      | ре     | Pin Name      | Description                  |  |  |  |
|-----|---------|--------|---------------|------------------------------|--|--|--|
| No. | Digital | Analog | 1 III IVallic | Description                  |  |  |  |
| 43  | I/O     | I, MR  | P2[6]         | Direct input to analog block |  |  |  |
| 44  | I/O     | I, MR  | P0[0]         | Analog column mux input      |  |  |  |
| 45  | I/O     | I, MR  | P0[2]         | Analog column mux input      |  |  |  |
| 46  | I/O     | I, MR  | P0[4]         | Analog column mux input      |  |  |  |
| 47  | I/O     | I, MR  | P0[6]         | Analog column mux input      |  |  |  |
| 48  | Power   |        | $V_{DD}$      | Supply voltage               |  |  |  |

LEGEND: A = Analog, I = Input, O = Output, MR= Right analog mux bus input, ML= Left analog mux bus input

## Registers

This section lists the registers of this PSoC device family by mapping tables. For detailed register information, refer to the PSoC Technical Reference Manual for CY8C21x45 and CY8C22x45 devices.

## **Register Conventions**

The register conventions specific to this section are listed in the following table.

Table 4. Abbreviations

| Convention | Description                       |
|------------|-----------------------------------|
| RW         | Read and write register or bit(s) |
| R          | Read register or bit(s)           |
| W          | Write register or bit(s)          |
| L          | Logical register or bit(s)        |
| С          | Clearable register or bit(s)      |
| #          | Access is bit specific            |

## **Register Mapping Tables**

The PSoC device has a total register address space of 512 bytes. The register space is referred to as I/O space and is divided into two banks. The XIO bit in the Flag register (CPU\_F) determines which bank the user is currently in. When the XIO bit is set the user is in Bank 1.

**Note** In the following register mapping tables, blank fields are Reserved and must not be accessed.

Document Number: 001-55397 Rev. \*K Page 10 of 47

Table 5. Register Map Bank 0 Table: User Space

| Table 5. Regi       | ster Map I      | Bank 0 | Table: User Sp |                 |          |                      |                 |        |           |                 |        |
|---------------------|-----------------|--------|----------------|-----------------|----------|----------------------|-----------------|--------|-----------|-----------------|--------|
| Name                | Addr<br>(0,Hex) | Access | Name           | Addr<br>(0,Hex) | Access   | Name                 | Addr<br>(0,Hex) | Access | Name      | Addr<br>(0,Hex) | Access |
| PRT0DR              | 00              | RW     |                | 40              |          | ASE10CR0             | 80              | RW     |           | C0              |        |
| PRT0IE              | 01              | RW     |                | 41              |          |                      | 81              |        |           | C1              |        |
| PRT0GS              | 02              | RW     |                | 42              |          |                      | 82              |        |           | C2              |        |
| PRT0DM2             | 03              | RW     |                | 43              |          |                      | 83              |        |           | C3              |        |
| PRT1DR              | 04              | RW     |                | 44              |          | ASE11CR0             | 84              | RW     |           | C4              |        |
| PRT1IE              | 05              | RW     |                | 45              |          |                      | 85              |        |           | C5              |        |
| PRT1GS              | 06              | RW     |                | 46              |          |                      | 86              |        |           | C6              |        |
| PRT1DM2             | 07              | RW     |                | 47              |          |                      | 87              |        |           | C7              |        |
| PRT2DR              | 08              | RW     |                | 48              |          |                      | 88              |        | PWMVREF0  | C8              | #      |
| PRT2IE              | 09              | RW     |                | 49              |          |                      | 89              |        | PWMVREF1  | C9              | #      |
| PRT2GS              | 0A              | RW     |                | 4A              |          |                      | 8A              |        | IDAC_MODE | CA              | RW     |
| PRT2DM2             | 0B              | RW     |                | 4B              |          |                      | 8B              |        | PWM_SRC   | СВ              | #      |
| PRT3DR              | 0C              | RW     |                | 4C              |          |                      | 8C              |        | TS_CR0    | CC              | RW     |
| PRT3IE              | 0D              | RW     |                | 4D              |          |                      | 8D              |        | TS_CMPH   | CD              | RW     |
| PRT3GS              | 0E              | RW     |                | 4E              |          |                      | 8E              |        | TS_CMPL   | CE              | RW     |
| PRT3DM2             | 0F              | RW     |                | 4F              |          |                      | 8F              |        | TS_CR1    | CF              | RW     |
| PRT4DR              | 10              | RW     | CSD0_DR0_L     | 50              | R        |                      | 90              |        | CUR PP    | D0              | RW     |
| PRT4IE              | 11              | RW     | CSD0_DR1_L     | 51              | W        |                      | 91              |        | STK_PP    | D1              | RW     |
| PRT4GS              | 12              | RW     | CSD0_CNT_L     | 52              | R        |                      | 92              |        |           | D2              |        |
| PRT4DM2             | 13              | RW     | CSD0_CR0       | 53              | #        |                      | 93              |        | IDX_PP    | D3              | RW     |
|                     | 14              |        | CSD0_DR0_H     | 54              | R        |                      | 94              |        | MVR_PP    | D4              | RW     |
|                     | 15              |        | CSD0_DR1_H     | 55              | W        |                      | 95              |        | MVW_PP    | D5              | RW     |
|                     | 16              |        | CSD0_CNT_H     | 56              | R        |                      | 96              |        | I2C0_CFG  | D6              | RW     |
|                     | 17              |        | CSD0_CR1       | 57              | RW       |                      | 97              |        | I2C0_SCR  | D7              | #      |
|                     | 18              |        | CSD1_DR0_L     | 58              | R        |                      | 98              |        | 12C0_DR   | D8              | RW     |
|                     | 19              |        | CSD1_DR1_L     | 59              | W        |                      | 99              |        | I2C0_MSCR | D9              | #      |
|                     | 1A              |        | CSD1_CNT_L     | 5A              | R        |                      | 9A              |        | INT_CLR0  | DA              | RW     |
|                     | 1B              |        | CSD1_CR0       | 5B              | #        |                      | 9B              |        | INT_CLR1  | DB              | RW     |
|                     | 1C              |        | CSD1_DR0_H     | 5C              | R        |                      | 9C              |        | INT_CLR2  | DC              | RW     |
|                     | 1D              |        | CSD1_DR1_H     | 5D              | W        |                      | 9D              |        | INT_CLR3  | DD              | RW     |
|                     | 1E              |        | CSD1_CNT_H     | 5E              | R        |                      | 9E              |        | INT_MSK3  | DE              | RW     |
|                     | 1F              |        | CSD1_CR1       | 5F              | RW       |                      | 9F              |        | INT_MSK2  | DF              | RW     |
| DBC00DR0            | 20              | #      | AMX_IN         | 60              | RW       |                      | A0              |        | INT_MSK0  | E0              | RW     |
| DBC00DR1            | 21              | W      | AMUX_CFG       | 61              | RW       |                      | A1              |        | INT_MSK1  | E1              | RW     |
| DBC00DR2            | 22              | RW     | PWM_CR         | 62              | RW       |                      | A2              |        | INT_VC    | E2              | RC     |
| DBC00CR0            | 23              | #      | ARF_CR         | 63              | RW       |                      | A3              |        | RES_WDT   | E3              | W      |
| DBC01DR0            | 24              | #      | CMP_CR0        | 64              | #        |                      | A4              |        |           |                 |        |
| DBC01DR1            | 25              | W      | ASY_CR         | 65              | #        |                      | A5              |        |           |                 |        |
| DBC01DR2            | 26              | RW     | CMP_CR1        | 66              | RW       |                      | A6              |        | DEC _CR0  | E6              | RW     |
| DBC01CR0            | 27              | #      |                | 67              |          |                      | A7              |        | DEC_CR1   | E7              | RW     |
| DCC02DR0            | 28              | #      | ADC0_CR        | 68              | #        |                      | A8              |        | MUL0_X    | E8              | W      |
| DCC02DR1            | 29              | W      | ADC1_CR        | 69              | #        |                      | A9              |        | MUL0_Y    | E9              | W      |
| DCC02DR2            | 2A              | RW     | SADC_DH        | 6A              | RW       |                      | AA              |        | MUL0_DH   | EA              | R      |
| DCC02CR0            | 2B              | #      | SADC_DL        | 6B              | RW       |                      | AB              |        | MUL0_DL   | EB              | R      |
| DCC03DR0            | 2C              | #      | TMP_DR0        | 6C              | RW       |                      | AC              | İ      | ACC0_DR1  | EC              | RW     |
| DCC03DR1            | 2D              | W      | TMP_DR1        | 6D              | RW       |                      | AD              | İ      | ACC0_DR0  | ED              | RW     |
| DCC03DR2            | 2E              | RW     | TMP_DR2        | 6E              | RW       |                      | AE              | 1      | ACC0_DR3  | EE              | RW     |
| DCC03CR0            | 2F              | #      | TMP_DR3        | 6F              | RW       |                      | AF              |        | ACC0_DR2  | EF              | RW     |
| DBC10DR0            | 30              | #      |                | 70              | İ        | RDI0RI               | В0              | RW     |           | F0              | İ      |
| DBC10DR1            | 31              | W      |                | 71              | İ        | RDI0SYN              | B1              | RW     |           | F1              | İ      |
| DBC10DR2            | 32              | RW     | ACE00CR1       | 72              | RW       | RDI0IS               | B2              | RW     |           | F2              | İ      |
| DBC10CR0            | 33              | #      | ACE00CR2       | 73              | RW       | RDI0LT0              | В3              | RW     |           | F3              | İ      |
| DBC11DR0            | 34              | #      |                | 74              | 1        | RDI0LT1              | B4              | RW     |           | F4              | 1      |
| DBC11DR1            | 35              | W      |                | 75              | 1        | RDI0RO0              | B5              | RW     |           | F5              | 1      |
| DBC11DR2            | 36              | RW     | ACE01CR1       | 76              | RW       | RDI0RO1              | B6              | RW     |           | F6              | 1      |
| DBC11CR0            | 37              | #      | ACE01CR2       | 77              | RW       | RDI0DSM              | B7              | RW     | CPU_F     | F7              | RL     |
| DCC12DR0            | 38              | #      | 1              | 78              | 1        | RDI1RI               | B8              | RW     | <u> </u>  | F8              | 1      |
| DCC12DR1            | 39              | W      |                | 79              | 1        | RDI1SYN              | B9              | RW     |           | F9              |        |
| DCC12DR2            | 3A              | RW     |                | 7A              | 1        | RDI1IS               | BA              | RW     |           | FA              | 1      |
| DCC12CR0            | 3B              | #      |                | 7B              | 1        | RDI1LT0              | BB              | RW     |           | FB              |        |
| DCC13DR0            | 3C              | #      |                | 7C              | †        | RDI1LT1              | BC              | RW     | IDACR_D   | FC              | RW     |
| DCC13DR1            | 3D              | w      |                | 7D              | 1        | RDI1RO0              | BD              | RW     | IDACL_D   | FD              | RW     |
| DCC13DR2            | 3E              | RW     |                | 7E              | <b> </b> | RDI1RO1              | BE              | RW     | CPU_SCR1  | FE              | #      |
| DCC13CR0            | 3F              | #      |                | 7F              | 1        | RDI1DSM              | BF              | RW     | CPU_SCR0  | FF              | #      |
| Blank fields are Re |                 | l l    |                |                 | 1        | # Access is hit spec |                 | 1      | 2. 0_0010 |                 | 1      |

Blank fields are Reserved and must not be accessed.

# Access is bit specific.



Table 6. Register Map Bank 1 Table: Configuration Space

| _                   | Addr     |            | Table: Config | Addr    |        | None            | Addr    |        | Nama      | Addr    | <b>A</b> |
|---------------------|----------|------------|---------------|---------|--------|-----------------|---------|--------|-----------|---------|----------|
| Name                | (1,Hex)  | Access     | Name          | (1,Hex) | Access | Name            | (1,Hex) | Access | Name      | (1,Hex) | Access   |
| PRT0DM0             | 00       | RW         |               | 40      |        | ASE10CR0        | 80      | RW     |           | C0      |          |
| PRT0DM1             | 01       | RW         |               | 41      |        |                 | 81      |        |           | C1      |          |
| PRT0IC0             | 02       | RW         |               | 42      |        |                 | 82      |        |           | C2      |          |
| PRT0IC1             | 03       | RW         |               | 43      |        |                 | 83      |        |           | C3      |          |
| PRT1DM0             | 04       | RW         |               | 44      |        | ASE11CR0        | 84      | RW     |           | C4      |          |
| PRT1DM1             | 05       | RW         |               | 45      |        |                 | 85      |        |           | C5      |          |
| PRT1IC0             | 06       | RW         |               | 46      |        |                 | 86      |        |           | C6      |          |
| PRT1IC1             | 07       | RW         |               | 47      |        |                 | 87      |        |           | C7      |          |
| PRT2DM0             | 08       | RW         |               | 48      |        |                 | 88      |        |           | C8      |          |
| PRT2DM1             | 09       | RW         |               | 49      |        |                 | 89      |        |           | C9      |          |
| PRT2IC0             | 0A       | RW         |               | 4A      |        |                 | 8A      |        |           | CA      |          |
| PRT2IC1             | 0B       | RW         |               | 4B      |        |                 | 8B      |        |           | СВ      |          |
| PRT3DM0             | 0C       | RW         |               | 4C      |        |                 | 8C      |        |           | CC      |          |
| PRT3DM1             | 0D       | RW         |               | 4D      |        |                 | 8D      |        |           | CD      |          |
| PRT3IC0             | 0E       | RW         |               | 4E      |        |                 | 8E      |        |           | CE      |          |
| PRT3IC1             | 0F       | RW         |               | 4F      |        |                 | 8F      |        |           | CF      |          |
| PRT4DM0             | 10       | RW         | CMP0CR1       | 50      | RW     |                 | 90      |        | GDI_O_IN  | D0      | RW       |
| PRT4DM1             | 11       | RW         | CMP0CR2       | 51      | RW     |                 | 91      |        | GDI_E_IN  | D1      | RW       |
| PRT4IC0             | 12       | RW         |               | 52      |        |                 | 92      |        | GDI_O_OU  | D2      | RW       |
| PRT4IC1             | 13       | RW         | VDAC50CR0     | 53      | RW     |                 | 93      |        | GDI_E_OU  | D3      | RW       |
|                     | 14       |            | CMP1CR1       | 54      | RW     |                 | 94      |        |           | D4      |          |
|                     | 15       |            | CMP1CR2       | 55      | RW     |                 | 95      |        |           | D5      |          |
|                     | 16       |            |               | 56      |        |                 | 96      |        |           | D6      |          |
|                     | 17       |            | VDAC51CR0     | 57      | RW     |                 | 97      |        |           | D7      |          |
|                     | 18       |            | CSCMPCR0      | 58      | #      |                 | 98      |        | MUX CR0   | D8      | RW       |
|                     | 19       |            | CSCMPGOEN     | 59      | RW     |                 | 99      |        | MUX_CR1   | D9      | RW       |
|                     | 1A       |            | CSLUTCR0      | 5A      | RW     |                 | 9A      |        | MUX_CR2   | DA      | RW       |
|                     | 1B       |            | CMPCOLMUX     | 5B      | RW     |                 | 9B      |        | MUX CR3   | DB      | RW       |
|                     | 1C       |            | CMPPWMCR      | 5C      | RW     |                 | 9C      |        | DAC_CR1#  | DC      | RW       |
|                     | 1D       |            | CMPFLTCR      | 5D      | RW     |                 | 9D      |        | OSC_GO_EN | DD      | RW       |
|                     | 1E       |            | CMPCLK1       | 5E      | RW     |                 | 9E      |        | OSC_CR4   | DE      | RW       |
|                     | 1F       |            | CMPCLK0       | 5F      | RW     |                 | 9F      |        | OSC_CR3   | DF      | RW       |
| DBC00FN             | 20       | RW         | CLK_CR0       | 60      | RW     | GDI_O_IN_CR     | A0      | RW     | OSC CR0   | E0      | RW       |
| DBC00IN             | 21       | RW         | CLK_CR1       | 61      | RW     | GDI_E_IN_CR     | A1      | RW     | OSC_CR1   | E1      | RW       |
| DBC00OU             | 22       | RW         | ABF_CR0       | 62      | RW     | GDI_O_OU_CR     | A2      | RW     | OSC_CR2   | E2      | RW       |
| DBC00CR1            | 23       | RW         | AMD_CR0       | 63      | RW     | GDI_E_OU_CR     | A3      | RW     | VLT_CR    | E3      | RW       |
| DBC01FN             | 24       | RW         | CMP_GO_EN     | 64      | RW     | RTC_H           | A4      | RW     | VLT_CMP   | E4      | R        |
| DBC01IN             | 25       | RW         | CMP_GO_EN1    | 65      | RW     | RTC_M           | A5      | RW     | ADC0_TR   | E5      | RW       |
| DBC01OU             | 26       | RW         | AMD_CR1       | 66      | RW     | RTC_S           | A6      | RW     | ADC1_TR   | E6      | RW       |
| DBC01CR1            | 27       | RW         | ALT_CR0       | 67      | RW     | RTC_CR          | A7      | RW     | V2BG_TR   | E7      | RW       |
| DCC02FN             | 28       | RW         | ALT_CR1       | 68      | RW     | SADC_CR0        | A8      | RW     | IMO_TR    | E8      | W        |
| DCC02IN             | 29       | RW         | CLK_CR2       | 69      | RW     | SADC_CR0        | A9      | RW     | ILO_TR    | E9      | W        |
| DCC02OU             | 29<br>2A | RW         | AMUX_CFG1     | 6A      | RW     | SADC_CR1        | AA      | RW     | BDG_TR    | EA      | RW       |
| DBC02CR1            | 2B       | RW         | CLK_CR3       | 6B      | RW     | SADC_CR3TRIM    | AB      | RW     | ECO_TR    | EB      | W        |
| DCC03FN             | 2B<br>2C | RW         | TMP_DR0       | 6C      | RW     | SADC_CR3TRIM    | AC      | RW     | MUX_CR4   | EC      | RW       |
| DCC03FN<br>DCC03IN  | 2D       | RW         | TMP_DR1       | 6D      | RW     | I2CO_AD         | AD      | RW     | WUX_CR4   | ED      | KW       |
|                     |          |            |               |         |        | 12C0_AD         |         | RVV    |           |         |          |
| DCC03OU             | 2E       | RW         | TMP_DR2       | 6E      | RW     |                 | AE      |        |           | EE      |          |
| DBC03CR1            | 2F       | RW         | TMP_DR3       | 6F      | RW     | DDIODI          | AF      | DW     |           | EF Eo   |          |
| DBC10FN             | 30       | RW         |               | 70      | 1      | RDI0RI          | B0      | RW     |           | F0      |          |
| DBC10IN             | 31       | RW         | 1050001       | 71      | DIA.   | RDIOSYN         | B1      | RW     |           | F1      |          |
| DBC10OU             | 32       | RW         | ACE00CR1      | 72      | RW     | RDIOIS          | B2      | RW     |           | F2      |          |
| DBC10CR1            | 33       | RW         | ACE00CR2      | 73      | RW     | RDI0LT0         | B3      | RW     |           | F3      |          |
| DBC11FN             | 34       | RW         |               | 74      |        | RDI0LT1         | B4      | RW     |           | F4      |          |
| DBC11IN             | 35       | RW         |               | 75      |        | RDI0RO0         | B5      | RW     |           | F5      | 1        |
| DBC11OU             | 36       | RW         | ACE01CR1      | 76      | RW     | RDI0RO1         | B6      | RW     |           | F6      |          |
| DBC11CR1            | 37       | RW         | ACE01CR2      | 77      | RW     | RDI0DSM         | B7      | RW     | CPU_F     | F7      | RL       |
| DCC12FN             | 38       | RW         |               | 78      |        | RDI1RI          | B8      | RW     |           | F8      |          |
| DCC12IN             | 39       | RW         |               | 79      |        | RDI1SYN         | B9      | RW     |           | F9      |          |
| DCC12OU             | 3A       | RW         |               | 7A      | 1      | RDI1IS          | BA      | RW     | FLS_PR1   | FA      | RW       |
| DBC12CR1            | 3B       | RW         |               | 7B      |        | RDI1LT0         | BB      | RW     |           | FB      |          |
| DCC13FN             | 3C       | RW         |               | 7C      |        | RDI1LT1         | BC      | RW     |           | FC      |          |
| DCC13IN             | 3D       | RW         |               | 7D      |        | RDI1RO0         | BD      | RW     | DAC_CR0#  | FD      | RW       |
| DCC13OU             | 3E       | RW         |               | 7E      |        | RDI1RO1         | BE      | RW     | CPU_SCR1  | FE      | #        |
| DBC13CR1            | 3F       | RW         |               | 7F      |        | RDI1DSM         | BF      | RW     | CPU_SCR0  | FF      | #        |
| Diamir fields are D |          | int mat ha |               |         | -      | # A   -   -   - | ***     |        |           |         |          |

Blank fields are Reserved and must not be accessed.

# Access is bit specific.



# **Absolute Maximum Ratings**

Exceeding maximum ratings may shorten the useful life of the device. User guidelines are not tested.

**Table 7. Absolute Maximum Ratings** 

| Symbol                | Description                                                            | Min                     | Тур    | Max                     | Units  | Notes                                                                                                                                                                                                                                                   |
|-----------------------|------------------------------------------------------------------------|-------------------------|--------|-------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| T <sub>STG</sub>      | Storage temperature                                                    | <b>-</b> 55             | 25     | +150                    | £      | Higher storage temperatures reduce data retention time. Recommended storage temperature is +25 ℃ ±25 ℃. Time spent in storage at a temperature greater than 65 ℃ counts toward the Flash <sub>DR</sub> electrical specification in Table 15 on page 20. |
| Т <sub>ВАКЕТЕМР</sub> | Bake temperature                                                       | _                       | 125    | See<br>package<br>label | °C     |                                                                                                                                                                                                                                                         |
| t <sub>BAKETIME</sub> | Bake time                                                              | See<br>package<br>label | _      | 72                      | Hours  |                                                                                                                                                                                                                                                         |
| T <sub>A</sub>        | Ambient temperature with power applied A-grade devices E-grade devices | -40<br>-40              | _<br>_ | +85<br>+125             | J<br>J |                                                                                                                                                                                                                                                         |
| V <sub>DD</sub>       | Supply voltage on V <sub>DD</sub> relative to V <sub>SS</sub>          | -0.5                    | _      | +6.0                    | V      |                                                                                                                                                                                                                                                         |
| V <sub>IO</sub>       | DC input voltage                                                       | V <sub>SS</sub> - 0.5   | _      | V <sub>DD</sub> + 0.5   | V      |                                                                                                                                                                                                                                                         |
| V <sub>IOz</sub>      | DC voltage applied to tristate                                         | V <sub>SS</sub> - 0.5   | _      | V <sub>DD</sub> + 0.5   | V      |                                                                                                                                                                                                                                                         |
| I <sub>MIO</sub>      | Maximum current into any port pin                                      | -25                     | _      | +50                     | mA     |                                                                                                                                                                                                                                                         |
| ESD                   | Electrostatic discharge voltage                                        | 2000                    | _      | _                       | V      | Human body model ESD                                                                                                                                                                                                                                    |
| LU                    | Latch up current                                                       | _                       | _      | 200                     | mA     |                                                                                                                                                                                                                                                         |

# **Operating Temperature**

**Table 8. Operating Temperature** 

| Symbol         | Description                                                | Min        | Тур    | Max          | Units  | Notes                                                                                                                                                                  |
|----------------|------------------------------------------------------------|------------|--------|--------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| T <sub>A</sub> | Ambient temperature A-grade devices E-grade devices        | -40<br>-40 | _<br>_ | +85<br>+125  | J<br>J |                                                                                                                                                                        |
| TJ             | Junction temperature<br>A-grade devices<br>E-grade devices | -40<br>-40 |        | +100<br>+135 | ڻ<br>ي | The temperature rise from ambient to junction is package specific. See Table 26 on page 34. The user must limit the power consumption to comply with this requirement. |

Document Number: 001-55397 Rev. \*K Page 13 of 47



## **Electrical Specifications**

This section presents the DC and AC electrical specifications for automotive CY8C21x45 and CY8C22x45 PSoC devices. For the latest electrical specifications, check the most recent data sheet by visiting the web at http://www.cypress.com.

Specifications are valid for A-grade devices at  $-40~\text{°C} \le T_\text{A} \le 85~\text{°C}$ ,  $T_\text{J} \le 100~\text{°C}$ , and for E-grade devices at  $-40~\text{°C} \le T_\text{A} \le 125~\text{°C}$ ,  $T_\text{J} \le 135~\text{°C}$ , unless noted otherwise.

Figure 5. Voltage vs. CPU Frequency for A-grade Devices



Figure 6. Voltage vs. CPU Frequency for E-grade Devices



Figure 7. IMO Frequency Trim Options (A-grade Devices Only)





## **DC Electrical Characteristics**

## DC Chip Level Specifications

Table 9 lists the guaranteed maximum and minimum specifications for automotive A-grade and E-grade devices. Unless otherwise noted, all specifications in the table apply to A-grade devices for the voltage and temperature ranges of: 4.75 V to 5.25 V and -40 C to 85 C, or 3.0 V to 3.6 V and -40 C to 85 C. Unless otherwise noted, all specifications in the table also apply to E-grade devices for the voltage and temperature ranges of: 4.75 V to 5.25 V and -40 C to 125 C. Typical parameters apply to 5 V and 3.3 V at 25 C, unless specified otherwise, and are for design guidance only.

Table 9. DC Chip Level Specifications

| Symbol             | Description                                                                                       | Min         | Тур    | Max          | Units | Notes                                                                                              |
|--------------------|---------------------------------------------------------------------------------------------------|-------------|--------|--------------|-------|----------------------------------------------------------------------------------------------------|
| V <sub>DD</sub>    | Supply voltage A-grade devices E-grade devices                                                    | 3.0<br>4.75 | _<br>_ | 5.25<br>5.25 | V     | See Table 14 on page 19                                                                            |
| I <sub>DD</sub>    | Supply current<br>A-grade devices,<br>$3.0 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}$         | -           | 4      | 7            | mA    | CPU = 3 MHz, 48 MHz disabled.<br>VC1 = 1.5 MHz, VC2 = 93.75 kHz,<br>VC3 = 93.75 kHz, Analog blocks |
|                    | A-grade devices,<br>4.75 V ≤ V <sub>DD</sub> ≤ 5.25 V                                             | -           | 7      | 12           | mA    | disabled                                                                                           |
|                    | E-grade devices                                                                                   | _           | 8      | 15           | mA    |                                                                                                    |
| $I_{SB}$           | Sleep (mode) current<br>A-grade devices,<br>$3.0 \text{ V} \leq \text{V}_{DD} \leq 3.6 \text{ V}$ | _           | 3      | 12           | μА    | Everything disabled except ILO, POR, LVD, Sleep Timer, and WDT circuits                            |
|                    | A-grade devices,<br>4.75 V ≤ V <sub>DD</sub> ≤ 5.25 V                                             | _           | 4      | 25           | μА    |                                                                                                    |
|                    | E-grade devices                                                                                   | _           | 4      | 25           | μΑ    |                                                                                                    |
| I <sub>SBXTL</sub> | Sleep (mode) current with ECO<br>A-grade devices,<br>3.0 V ≤ V <sub>DD</sub> ≤ 3.6 V              | _           | 4      | 13           | μА    | Everything disabled except ECO, POR, LVD, Sleep Timer, and WDT circuits                            |
|                    | A-grade devices,<br>4.75 V ≤ V <sub>DD</sub> ≤ 5.25 V                                             | _           | 5      | 26           | μА    | onound                                                                                             |
|                    | E-grade devices                                                                                   | _           | 5      | 26           | μΑ    |                                                                                                    |
| V <sub>REF</sub>   | Reference voltage (Bandgap)                                                                       | 1.275       | 1.30   | 1.325        | V     | Trimmed for appropriate $V_{DD}$ setting.                                                          |

Document Number: 001-55397 Rev. \*K Page 15 of 47



## DC GPIO Specifications

Table 10 lists the guaranteed maximum and minimum specifications for automotive A-grade and E-grade devices. Unless otherwise noted, all specifications in the table apply to A-grade devices for the voltage and temperature ranges of: 4.75 V to 5.25 V and -40 C to 85 C, or 3.0 V to 3.6 V and -40 C to 85 C. Unless otherwise noted, all specifications in the table also apply to E-grade devices for the voltage and temperature ranges of: 4.75 V to 5.25 V and -40 C to 125 C. Typical parameters apply to 5 V and 3.3 V at 25 C, unless specified otherwise, and are for design guidance only.

Table 10. DC GPIO Specifications

| Symbol           | Description                       | Min                   | Тур | Max  | Units | Notes                                                                                                     |
|------------------|-----------------------------------|-----------------------|-----|------|-------|-----------------------------------------------------------------------------------------------------------|
| R <sub>PU</sub>  | Pull-up resistor                  | 4                     | 5.6 | 8    | kΩ    |                                                                                                           |
| R <sub>PD</sub>  | Pull-down resistor                | 4                     | 5.6 | 8    | kΩ    | Also applies to the internal pull-down resistor on the XRES pin                                           |
| V <sub>OH</sub>  | High output level                 | V <sub>DD</sub> – 1.0 | -   | -    | V     | $I_{OH}$ = 10 mA, $V_{DD}$ = 4.75 to 5.25 V (80 mA maximum combined $I_{OH}$ budget)                      |
| V <sub>OL</sub>  | Low output level                  | -                     | -   | 0.75 | V     | $I_{OL}$ = 25 mA, $V_{DD}$ = 4.75 to 5.25 V (100 mA maximum combined $I_{OL}$ budget)                     |
|                  |                                   | _                     | -   | 0.65 | V     | $I_{OL} = 5 \text{ mA}, V_{DD} = 3.0 \text{ to } 3.6 \text{ V}$                                           |
| Гон              | High-level source current         | 10                    | _   | _    | mA    | $V_{OH} \ge V_{DD} - 1.0 \text{ V}$ , see the limitations of the total current in the note for $V_{OH}$ . |
| l <sub>OL</sub>  | Low-level sink current            | 25                    | -   | -    | mA    | $V_{OL} \le 0.75$ V, see the limitations of the total current in the note for $V_{OL}$ .                  |
| $V_{IL}$         | Input low level                   | -                     | -   | 0.8  | V     |                                                                                                           |
| V <sub>IH</sub>  | Input high level                  | 2.1                   | _   |      | V     |                                                                                                           |
| V <sub>H</sub>   | Input hysteresis                  | -                     | 60  | _    | mV    |                                                                                                           |
| I <sub>IL</sub>  | Input leakage (absolute value)    | -                     | 1   | _    | nA    | Gross tested to 1 μA                                                                                      |
| C <sub>IN</sub>  | Capacitive load on pins as input  | -                     | 3.5 | 10   | pF    | Package and pin dependent. $T_A = 25 ^{\circ}\text{C}$                                                    |
| C <sub>OUT</sub> | Capacitive load on pins as output | -                     | 3.5 | 10   | pF    | Package and pin dependent. $T_A = 25 ^{\circ}\text{C}$                                                    |

Document Number: 001-55397 Rev. \*K



## DC Operational Amplifier Specifications

The following table lists the guaranteed maximum and minimum specifications for automotive A-grade and E-grade devices. Unless otherwise noted, all specifications in the table apply to A-grade devices for the voltage and temperature ranges of: 4.75 V to 5.25 V and -40 C to 85 C, or 3.0 V to 3.6 V and -40 C to 85 C. Unle so otherwise noted, all specifications in the table also apply to E-grade devices for the voltage and temperature ranges of: 4.75 V to 5.25 V and -40 C to 125 C. Typical parameters apply to 5 V and 3 .3 V at 25 C, unless specified otherwise, and are for design guidance only.

**Table 11. DC Operational Amplifier Specifications** 

| Symbol                           | Description                                                     | Min | Тур    | Max                 | Units    | Notes                                           |
|----------------------------------|-----------------------------------------------------------------|-----|--------|---------------------|----------|-------------------------------------------------|
| V <sub>OSOA</sub>                | Input offset voltage (absolute value)                           | -   | 2.5    | 15                  | mV       |                                                 |
| I <sub>SOA</sub>                 | Supply current (absolute value) A-grade devices E-grade devices |     | _<br>_ | 30<br>35            | μΑ<br>μΑ |                                                 |
| TCV <sub>OSOA</sub>              | Average input offset voltage drift                              | _   | 10     | _                   | μV/℃     |                                                 |
| I <sub>EBOA</sub> <sup>[7]</sup> | Input leakage current (Port 0 analog pins)                      | -   | 200    | _                   | pA       | Gross tested to 1 μA                            |
| C <sub>INOA</sub>                | Input capacitance (Port 0 analog pins)                          | -   | 4.5    | 9.5                 | pF       | Package and pin dependent. $T_A = 25  \text{C}$ |
| V <sub>CMOA</sub>                | Common mode voltage range                                       | 0.5 | -      | V <sub>DD</sub> – 1 | V        |                                                 |

#### Note

Document Number: 001-55397 Rev. \*K Page 17 of 47

<sup>7.</sup> Atypical behavior: I<sub>EBOA</sub> of Port 0 Pin 0 is below 1 nA at 25 °C; 50 nA over temperature. Use Port 0 Pins 1 – 7 for the lowest leakage of 200 nA.



## DC SAR10 ADC Specifications

Table 12 lists the guaranteed maximum and minimum specifications for automotive A-grade and E-grade devices. Unless otherwise noted, all specifications in the table apply to A-grade devices for the voltage and temperature ranges of: 4.75 V to 5.25 V and -40 C to 85 C, or 3.0 V to 3.6 V and -40 C to 85 C. Unless otherwise noted, all specifications in the table also apply to E-grade devices for the voltage and temperature ranges of: 4.75 V to 5.25 V and -40 C to 125 C. Typical parameters apply to 5 V and 3.3 V at 25 C, unless specified otherwise, and are for design guidance only.

Table 12. DC SAR10 ADC Specifications

| Symbol              | Description                                                             | Min          | Тур    | Max        | Units          | Notes                                                                                                                                                                                                                                           |
|---------------------|-------------------------------------------------------------------------|--------------|--------|------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>ADCREF</sub> | Reference voltage at pin P2[5] when configured as ADC reference voltage | 3.0          | -      | 5.25       | V              | When $V_{REF}$ is buffered inside ADC, the voltage level at P2[5] (when configured as ADC reference voltage) must be always maintained to be at least 300 mV less than the chip supply voltage level on $V_{DD}$ pin. ( $V_{ADCREF} < V_{DD}$ ) |
| I <sub>ADCREF</sub> | Current into P2[5] when configured as ADC V <sub>REF</sub>              | ı            | _      | 100        | μA             | Disables the internal voltage reference buffer                                                                                                                                                                                                  |
| INL <sub>ADC</sub>  | Integral nonlinearity A-grade devices E-grade devices                   | -3.0<br>-5.0 | _<br>_ | 3.0<br>5.0 | LSbit<br>LSbit | 10-bit resolution                                                                                                                                                                                                                               |
| DNL <sub>ADC</sub>  | Differential nonlinearity A-grade devices E-grade devices               | -1.5<br>-4.0 | _<br>_ | 1.5<br>4.0 | LSbit<br>LSbit | 10-bit resolution                                                                                                                                                                                                                               |

#### DC Analog Mux Bus Specifications

Table 13 lists the guaranteed maximum and minimum specifications for automotive A-grade and E-grade devices. Unless otherwise noted, all specifications in the table apply to A-grade devices for the voltage and temperature ranges of: 4.75 V to 5.25 V and -40 C to 85 C, or 3.0 V to 3.6 V and -40 C to 85 C. Unless otherwise noted, all specifications in the table also apply to E-grade devices for the voltage and temperature ranges of: 4.75 V to 5.25 V and -40 C to 125 C. Typical parameters apply to 5 V and 3.3 V at 25 C, unless specified otherwise, and are for design guidance only.

Table 13. DC Analog Mux Bus Specifications

| Symbol          | Description                                | Min | Тур | Max | Units | Notes |
|-----------------|--------------------------------------------|-----|-----|-----|-------|-------|
| R <sub>SW</sub> | Switch resistance to common analog bus     | -   | -   | 400 | Ω     |       |
| $R_{GND}$       | Resistance of initialization switch to GND | -   | -   | 800 | Ω     |       |

Document Number: 001-55397 Rev. \*K Page 18 of 47



## DC POR and LVD Specifications

Table 14 lists the guaranteed maximum and minimum specifications for automotive A-grade and E-grade devices. Unless otherwise noted, all specifications in the table apply to A-grade devices for the voltage and temperature ranges of: 4.75 V to 5.25 V and -40 C to 85 C, or 3.0 V to 3.6 V and -40 C to 85 C. Unless otherwise noted, all specifications in the table also apply to E-grade devices for the voltage and temperature ranges of: 4.75 V to 5.25 V and -40 C to 125 C. Typical parameters apply to 5 V and 3.3 V at 25 C, unless specified otherwise, and are for design guidance only.

Table 14. DC POR and LVD Specifications

| Symbol                                                                                                      | Description                                                                                                                                    | Min                                          | Тур                                          | Max                                          | Units            | Notes                                                                                                                   |
|-------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|----------------------------------------------|----------------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------|
| V <sub>PPOR1</sub><br>V <sub>PPOR2</sub>                                                                    | V <sub>DD</sub> value for PPOR trip<br>PORLEV[1:0] = 01b<br>PORLEV[1:0] = 10b                                                                  |                                              | 2.82<br>4.55                                 | 2.95<br>4.73                                 | V                | V <sub>DD</sub> must be greater than or equal to 3.0 V during startup, reset from the XRES pin, or reset from Watchdog. |
| V <sub>LVD2</sub> V <sub>LVD3</sub> V <sub>LVD4</sub> V <sub>LVD5</sub> V <sub>LVD6</sub> V <sub>LVD7</sub> | V <sub>DD</sub> value for LVD trip<br>VM[2:0] = 010b<br>VM[2:0] = 011b<br>VM[2:0] = 100b<br>VM[2:0] = 101b<br>VM[2:0] = 110b<br>VM[2:0] = 111b | 2.95<br>3.06<br>4.37<br>4.50<br>4.62<br>4.71 | 3.02<br>3.13<br>4.48<br>4.64<br>4.73<br>4.81 | 3.09<br>3.20<br>4.55<br>4.75<br>4.83<br>4.95 | V<br>V<br>V<br>V |                                                                                                                         |

Document Number: 001-55397 Rev. \*K Page 19 of 47



## DC Programming Specifications

Table 15 lists the guaranteed maximum and minimum specifications for automotive A-grade and E-grade devices. Unless otherwise noted, all specifications in the table apply to A-grade devices for the voltage and temperature ranges of: 4.75 V to 5.25 V and -40 °C to 85 °C, or 3.0 V to 3.6 V and -40 °C to 85 °C. Unless otherwise noted, all specifications in the table also apply to E-grade devices for the voltage and temperature ranges of: 4.75 V to 5.25 V and -40 °C to 125 °C. Typical parameters apply to 5 V and 3.3 V at 25 °C, unless specified otherwise, and are for design guidance only.

Table 15. DC Programming Specifications

| Symbol                | Description                                                                                                                                         | Min                                    | Тур              | Max              | Units            | Notes                                                                                  |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|------------------|------------------|------------------|----------------------------------------------------------------------------------------|
| V <sub>DDP</sub>      | V <sub>DD</sub> for programming and erase                                                                                                           | 4.5                                    | 5                | 5.5              | V                | This specification applies to the functional requirements of external programmer tools |
| $V_{DDLV}$            | Low V <sub>DD</sub> for verify A-grade devices E-grade devices                                                                                      | 3.0<br>4.7                             | 3.1<br>4.8       | 3.2<br>4.9       | V                | This specification applies to the functional requirements of external programmer tools |
| V <sub>DDHV</sub>     | High V <sub>DD</sub> for verify                                                                                                                     | 5.1                                    | 5.2              | 5.3              | V                | This specification applies to the functional requirements of external programmer tools |
| V <sub>DDIWRITE</sub> | Supply voltage for flash write operation A-grade devices E-grade devices                                                                            | 3.0<br>4.75                            |                  | 5.25<br>5.25     | V                | This specification applies to this device when it is executing internal flash writes   |
| I <sub>DDP</sub>      | Supply current during programming or verify                                                                                                         | -                                      | 5                | 25               | mA               |                                                                                        |
| V <sub>ILP</sub>      | Input low voltage during programming or verify                                                                                                      | -                                      | -                | 0.8              | V                |                                                                                        |
| V <sub>IHP</sub>      | Input high voltage during programming or verify                                                                                                     | 2.2                                    | -                | _                | V                |                                                                                        |
| I <sub>ILP</sub>      | Input current when applying V <sub>ILP</sub> to P1[0] or P1[1] during programming or verify                                                         | _                                      | -                | 0.2              | mA               | Driving internal pull-down resistor                                                    |
| I <sub>IHP</sub>      | Input current when applying V <sub>IHP</sub> to P1[0] or P1[1] during programming or verify                                                         | _                                      | _                | 1.5              | mA               | Driving internal pull-down resistor                                                    |
| V <sub>OLV</sub>      | Output low voltage during programming or verify                                                                                                     | -                                      | -                | 0.75             | V                |                                                                                        |
| V <sub>OHV</sub>      | Output high voltage during programming or verify                                                                                                    | V <sub>DD</sub> – 1.0                  | -                | V <sub>DD</sub>  | V                |                                                                                        |
| Flash <sub>ENPB</sub> | Flash endurance (per block) [8, 9] A-grade devices E-grade devices                                                                                  | 1,000<br>100                           | _<br>_           |                  | -                | Erase/write cycles per block                                                           |
| Flash <sub>ENT</sub>  | Flash endurance (total) [9, 10]<br>CY8C21x45 A-grade devices<br>CY8C22x45 A-grade devices<br>CY8C21x45 E-grade devices<br>CY8C22x45 E-grade devices | 128,000<br>256,000<br>12,800<br>25,600 | -<br>-<br>-<br>- | -<br>-<br>-<br>- | -<br>-<br>-<br>- | Erase/write cycles                                                                     |
| Flash <sub>DR</sub>   | Flash data retention <sup>[9]</sup> A-grade devices E-grade devices                                                                                 | 10<br>10                               | –<br>–           | _<br>_           | Years<br>Years   |                                                                                        |

#### Notes

Document Number: 001-55397 Rev. \*K

<sup>8.</sup> The erase/write cycle limit per block (Flash<sub>ENPB</sub>) is only guaranteed if the device operates within one voltage range. Voltage ranges are 3.0 V to 3.6 V and 4.75 V to 5.25 V

<sup>9.</sup> For the full temperature range, the user must employ a temperature sensor user module (FlashTemp) or other temperature sensor and feed the result to the temperature argument before writing. Refer to the Flash APIs Application Note AN2015 for more information.

<sup>10.</sup> The maximum total number of allowed erase/write cycles is the minimum Flash<sub>ENPB</sub> value multiplied by the number of flash blocks in the device.



## **AC Electrical Characteristics**

## AC Chip Level Specifications

The following tables list the guaranteed maximum and minimum specifications for automotive A-grade and E-grade devices. Unless otherwise noted, all specifications in the table apply to A-grade devices for the voltage and temperature ranges of: 4.75 V to 5.25 V and -40~C to 85 C, or 3.0 V to 3.6 V and -40~C to 85 C. Unle so otherwise noted, all specifications in the table also apply to E-grade devices for the voltage and temperature ranges of: 4.75 V to 5.25 V and -40~C to 125 C. Typical parameters apply to 5 V and 3 .3 V at 25 °C, unless specified otherwise, and are for design guidance only.

Table 16. AC Chip-Level Specifications

| Symbol                | Description                                                                                           | Min            | Тур      | Max                                          | Units      | Notes                                                                                  |
|-----------------------|-------------------------------------------------------------------------------------------------------|----------------|----------|----------------------------------------------|------------|----------------------------------------------------------------------------------------|
| F <sub>IMO24</sub>    | Internal main oscillator frequency<br>for 24 MHz<br>A-grade devices,                                  | 22.8           | 24       | 25.2 <sup>[11]</sup>                         | MHz        | Trimmed for 5 V or 3.3 V operation using factory trim values. See Figure 7 on page 14. |
|                       | $4.75 \text{ V} \leq \text{V}_{DD} \leq 5.25 \text{ V}$<br>A-grade devices,                           | 22.5           | 24       | 25.5 <sup>[11]</sup>                         | MHz        |                                                                                        |
|                       | $3.0 \text{ V} \leq \text{V}_{DD} \leq 3.6 \text{ V}$<br>E-grade devices                              | 22.3           | 24       | 25.7 <sup>[11]</sup>                         | MHz        |                                                                                        |
| F <sub>IMO6</sub>     | Internal main oscillator frequency<br>for 6 MHz<br>A-grade devices<br>E-grade devices                 | 5.5<br>5.5     | 6<br>6   | 6.5 <sup>[11]</sup><br>6.5 <sup>[11]</sup>   | MHz<br>MHz | Trimmed for 5 V or 3.3 V operation using factory trim values. See Figure 7 on page 14. |
| F <sub>CPU1</sub>     | CPU frequency<br>(5 V V <sub>DD</sub> operation)<br>A-grade devices<br>E-grade devices                | 0.089<br>0.089 |          | 25.2 <sup>[11]</sup><br>12.6 <sup>[11]</sup> | MHz<br>MHz | SLIMO mode = 0.                                                                        |
| F <sub>CPU2</sub>     | CPU frequency<br>(3.3 V V <sub>DD</sub> operation)                                                    | 0.089          | _        | 12.6 <sup>[11]</sup>                         | MHz        | A-grade devices only.<br>SLIMO mode = 0.                                               |
| F <sub>BLK5</sub>     | Digital PSoC block frequency<br>(5 V V <sub>DD</sub> operation)<br>A-grade devices<br>E-grade devices | 0              | 48<br>24 | 50.4 [11, 12]<br>25.2 [11, 12]               | MHz<br>MHz | Refer to Table 19 on page 24.                                                          |
| F <sub>BLK33</sub>    | Digital PSoC block frequency (3.3 V V <sub>DD</sub> operation)                                        | 0              | 24       | 24.6 <sup>[11]</sup>                         | MHz        | A-grade devices only                                                                   |
| F <sub>32K1</sub>     | ILO frequency                                                                                         | 15             | 32       | 75                                           | kHz        | This specification applies when the ILO has been trimmed.                              |
| F <sub>32KU</sub>     | ILO untrimmed frequency                                                                               | 5              | _        | 100                                          | kHz        | After a reset and before the M8C processor starts to execute, the ILO is not trimmed.  |
| t <sub>XRST</sub>     | External reset pulse width                                                                            | 10             | _        | -                                            | μs         |                                                                                        |
| DC24M                 | 24 MHz duty cycle                                                                                     | 40             | 50       | 60                                           | %          |                                                                                        |
| DC <sub>ILO</sub>     | ILO duty cycle                                                                                        | 20             | 50       | 80                                           | %          |                                                                                        |
| Fout48M               | 48 MHz output frequency                                                                               | 45.6           | 48.0     | 50.4 <sup>[11]</sup>                         | MHz        |                                                                                        |
| F <sub>MAX</sub>      | Maximum frequency of signal on row input or row output                                                | 1              | _        | 12.6                                         | MHz        |                                                                                        |
| SR <sub>POWERUP</sub> | Power supply slew rate                                                                                | -              | -        | 250                                          | V/ms       | V <sub>DD</sub> slew rate during power-up.                                             |
| t <sub>POWERUP</sub>  | Time between end of POR state and CPU code execution                                                  | ı              | 16       | 100                                          | ms         | Power-up from 0 V.                                                                     |

#### Notes

<sup>11.</sup> Accuracy derived from IMO with appropriate trim for V<sub>DD</sub> range12. Refer to the individual user module data sheets for information on maximum frequencies for user modules.



## Table 16. AC Chip-Level Specifications (continued)

| Symbol                               | Description                                        | Min | Тур | Max  | Units | Notes  |
|--------------------------------------|----------------------------------------------------|-----|-----|------|-------|--------|
| t <sub>JIT_IMO</sub> <sup>[13]</sup> | 24 MHz IMO cycle-to-cycle jitter (RMS)             | -   | 200 | 700  | ps    |        |
|                                      | 24 MHz IMO long term N cycle-to-cycle jitter (RMS) | -   | 300 | 900  | ps    | N = 32 |
|                                      | 24 MHz IMO period jitter (RMS)                     | -   | 100 | 400  | ps    |        |
| t <sub>JIT_PLL</sub> [13]            | PLL cycle-to-cycle jitter (RMS)                    | _   | 200 | 800  | ps    |        |
|                                      | PLL long term N cycle-to-cycle jitter (RMS)        | -   | 300 | 1200 | ps    | N = 32 |
|                                      | PLL period jitter (RMS)                            | _   | 100 | 700  | ps    |        |

13. Refer to Cypress Jitter Specifications document, Understanding Datasheet Jitter Specifications for Cypress Timing Products for more information.

Document Number: 001-55397 Rev. \*K Page 22 of 47



## AC GPIO Specifications

Table 17 lists the guaranteed maximum and minimum specifications for automotive A-grade and E-grade devices. Unless otherwise noted, all specifications in the table apply to A-grade devices for the voltage and temperature ranges of: 4.75 V to 5.25 V and -40 C to 85 C, or 3.0 V to 3.6 V and -40 C to 85 C. Unless otherwise noted, all specifications in the table also apply to E-grade devices for the voltage and temperature ranges of: 4.75 V to 5.25 V and -40 C to 125 C. Typical parameters apply to 5 V and 3.3 V at 25 C, unless specified otherwise, and are for design guidance only.

Table 17. AC GPIO Specifications

| Symbol             | Description                                                                           | Min    | Тур      | Max      | Units    | Notes              |
|--------------------|---------------------------------------------------------------------------------------|--------|----------|----------|----------|--------------------|
| F <sub>GPIO</sub>  | GPIO operating frequency                                                              | 0      | _        | 12.6     | MHz      | Normal strong mode |
| t <sub>RISEF</sub> | Rise time, normal strong mode,<br>Cload = 50 pF<br>A-grade devices<br>E-grade devices | 3 3    | _<br>_   | 18<br>24 | ns<br>ns | Refer to Figure 8  |
| t <sub>FALLF</sub> | Fall time, normal strong mode,<br>Cload = 50 pF<br>A-grade devices<br>E-grade devices | 2<br>2 | _<br>_   | 18<br>28 | ns<br>ns | Refer to Figure 8  |
| t <sub>RISES</sub> | Rise time, slow strong mode,<br>Cload = 50 pF<br>A-grade devices<br>E-grade devices   | 7<br>7 | 27<br>32 | _<br>_   | ns<br>ns | Refer to Figure 8  |
| t <sub>FALLS</sub> | Fall time, slow strong mode, Cload = 50 pF A-grade devices E-grade devices            | 7<br>7 | 22<br>28 | _<br>_   | ns<br>ns | Refer to Figure 8  |

Figure 8. GPIO Timing Diagram



#### AC Operational Amplifier Specifications

Table 18 lists the guaranteed maximum and minimum specifications for automotive A-grade and E-grade devices. Unless otherwise noted, all specifications in the table apply to A-grade devices for the voltage and temperature ranges of: 4.75 V to 5.25 V and -40 C to 85 C, or 3.0 V to 3.6 V and -40 C to 85 C. Unless otherwise noted, all specifications in the table also apply to E-grade devices for the voltage and temperature ranges of: 4.75 V to 5.25 V and -40 C to 125 C. Typical parameters apply to 5 V and 3.3 V at 25 C, unless specified otherwise, and are for design guidance only.

**Table 18. AC Operational Amplifier Specifications** 

| Symbol            | Description                          | Min | Тур | Max | Units | Notes |
|-------------------|--------------------------------------|-----|-----|-----|-------|-------|
| t <sub>COMP</sub> | Comparator mode response time, 50 mV | -   | -   | 100 | ns    |       |

Document Number: 001-55397 Rev. \*K Page 23 of 47



## AC Digital Block Specifications

The following tables list the guaranteed maximum and minimum specifications for automotive A-grade and E-grade devices. Unless otherwise noted, all specifications in the table apply to A-grade devices for the voltage and temperature ranges of: 4.75 V to 5.25 V and -40 C to 85 C, or 3.0 V to 3.6 V and -40 C to 85 C. Unless otherwise noted, all specifications in the table also apply to E-grade devices for the voltage and temperature ranges of: 4.75 V to 5.25 V and -40 C to 125 C. Typical parameters apply to 5 V and 3 .3 V at 25 C, unless specified otherwise, and are for design guidance only.

Table 19. AC Digital Block Specifications

| Function             | Description                               | Min                | Тур | Max                  | Units | Notes                                                                                     |
|----------------------|-------------------------------------------|--------------------|-----|----------------------|-------|-------------------------------------------------------------------------------------------|
| All functions        | Block Input Clock Frequency               |                    |     |                      |       |                                                                                           |
|                      | V <sub>DD</sub> ≥ 4.75 V                  | _                  | _   | 50.4 <sup>[15]</sup> | MHz   |                                                                                           |
|                      | V <sub>DD</sub> < 4.75 V                  | _                  | _   | 25.2 <sup>[15]</sup> | MHz   |                                                                                           |
| Timer                | Input Clock Frequency                     |                    |     | <b>-1</b>            |       |                                                                                           |
|                      | No Capture, V <sub>DD</sub> ≥ 4.75 V      | _                  | _   | 50.4 <sup>[15]</sup> | MHz   |                                                                                           |
|                      | No Capture, V <sub>DD</sub> < 4.75 V      | _                  | _   | 25.2 <sup>[15]</sup> | MHz   |                                                                                           |
|                      | With Capture                              | _                  | _   | 25.2 <sup>[15]</sup> | MHz   |                                                                                           |
|                      | Capture Pulse Width                       | 50 <sup>[14]</sup> | _   | _                    | ns    |                                                                                           |
| Counter              | Input Clock Frequency                     |                    |     |                      | _     |                                                                                           |
|                      | No Enable Input, V <sub>DD</sub> ≥ 4.75 V | _                  | _   | 50.4 <sup>[15]</sup> | MHz   |                                                                                           |
|                      | No Enable Input, V <sub>DD</sub> < 4.75 V | _                  | _   | 25.2 <sup>[15]</sup> | MHz   |                                                                                           |
|                      | With Enable Input                         | _                  | _   | 25.2 <sup>[15]</sup> | MHz   |                                                                                           |
|                      | Enable Input Pulse Width                  | 50 <sup>[14]</sup> | _   | _                    | ns    |                                                                                           |
| Dead Band            | Kill Pulse Width                          |                    |     | •                    |       |                                                                                           |
|                      | Asynchronous Restart Mode                 | 20                 | _   | _                    | ns    |                                                                                           |
|                      | Synchronous Restart Mode                  | 50 <sup>[14]</sup> | _   | _                    | ns    |                                                                                           |
|                      | Disable Mode                              | 50 <sup>[14]</sup> | _   | _                    | ns    |                                                                                           |
|                      | Input Clock Frequency                     |                    |     |                      |       |                                                                                           |
|                      | $V_{DD} \ge 4.75 \text{ V}$               | _                  | _   | 50.4 <sup>[15]</sup> | MHz   |                                                                                           |
|                      | V <sub>DD</sub> < 4.75 V                  | _                  | _   | 25.2 <sup>[15]</sup> | MHz   |                                                                                           |
| CRCPRS               | Input Clock Frequency                     |                    | i.  |                      |       |                                                                                           |
| (PRS Mode)           | V <sub>DD</sub> ≥ 4.75 V                  | _                  | _   | 50.4 <sup>[15]</sup> | MHz   |                                                                                           |
|                      | V <sub>DD</sub> < 4.75 V                  | _                  | _   | 25.2 <sup>[15]</sup> | MHz   |                                                                                           |
| CRCPRS<br>(CRC Mode) | Input Clock Frequency                     | _                  | _   | 25.2 <sup>[15]</sup> | MHz   |                                                                                           |
| SPIM                 | Input Clock Frequency                     | -                  | -   | 8.4 <sup>[15]</sup>  | MHz   | The SPI serial clock (SCLK) frequency is equal to the input clock frequency divided by 2. |
| SPIS                 | Input Clock (SCLK) Frequency              | _                  | _   | 4.2 <sup>[15]</sup>  | MHz   | The input clock is the SPI SCLK in SPIS mode.                                             |
|                      | Width of SS_Negated Between Transmissions | 50 <sup>[14]</sup> | _   | _                    | ns    |                                                                                           |

#### Note

Document Number: 001-55397 Rev. \*K Page 24 of 47

<sup>14.50</sup> ns minimum input pulse width is based on the input synchronizers running at 24 MHz (42 ns nominal period).



## Table 19. AC Digital Block Specifications (continued)

| Function    | Description                           | Min | Тур | Max                  | Units | Notes                               |  |  |  |
|-------------|---------------------------------------|-----|-----|----------------------|-------|-------------------------------------|--|--|--|
| Transmitter | Input Clock Frequency                 | •   | •   |                      |       | The baud rate is equal to the input |  |  |  |
|             | V <sub>DD</sub> ≥ 4.75 V, 2 Stop Bits | _   | _   | 50.4 <sup>[15]</sup> | MHz   | clock frequency divided by 8.       |  |  |  |
|             | V <sub>DD</sub> ≥ 4.75 V, 1 Stop Bit  | _   | _   | 25.2 <sup>[15]</sup> | MHz   |                                     |  |  |  |
|             | V <sub>DD</sub> < 4.75 V              | _   | _   | 25.2 <sup>[15]</sup> | MHz   |                                     |  |  |  |
| Receiver    | Input Clock Frequency                 |     |     |                      |       | The baud rate is equal to the input |  |  |  |
|             | V <sub>DD</sub> ≥ 4.75 V, 2 Stop Bits | _   | _   | 50.4 <sup>[15]</sup> | MHz   | clock frequency divided by 8.       |  |  |  |
|             | V <sub>DD</sub> ≥ 4.75 V, 1 Stop Bit  | _   | _   | 25.2 <sup>[15]</sup> | MHz   |                                     |  |  |  |
|             | V <sub>DD</sub> < 4.75 V              | _   | _   | 25.2 <sup>[15]</sup> | MHz   |                                     |  |  |  |

## Note

15. Accuracy derived from IMO with appropriate trim for  $V_{\mbox{\scriptsize DD}}$  range.

Document Number: 001-55397 Rev. \*K Page 25 of 47



## AC External Clock Specifications

The following tables list the guaranteed maximum and minimum specifications for automotive A-grade and E-grade devices. Unless otherwise noted, all specifications in the table apply to A-grade devices for the voltage and temperature ranges of: 4.75 V to 5.25 V and -40 C to 85 C, or 3.0 V to 3.6 V and -40 C to 85 C. Unle so otherwise noted, all specifications in the table also apply to E-grade devices for the voltage and temperature ranges of: 4.75 V to 5.25 V and -40 C to 125 C. Typical parameters apply to 5 V and 3 .3 V at 25 C, unless specified otherwise, and are for design guidance only.

Table 20. AC External Clock Specifications

| Symbol              | Description            | Min   | Тур | Max  | Units | Notes |
|---------------------|------------------------|-------|-----|------|-------|-------|
| F <sub>OSCEXT</sub> | Frequency              | 0.093 | -   | 24.6 | MHz   |       |
| _                   | High period            | 20.0  | _   | 5300 | ns    |       |
| _                   | Low period             | 20.0  | _   | -    | ns    |       |
| _                   | Power-up IMO to switch | 150   | _   | -    | μS    |       |

#### AC SAR10 ADC Specifications

Table 21 lists the guaranteed maximum and minimum specifications for automotive A-grade and E-grade devices. Unless otherwise noted, all specifications in the table apply to A-grade devices for the voltage and temperature ranges of: 4.75 V to 5.25 V and -40 C to 85 C, or 3.0 V to 3.6 V and -40 C to 85 C. Unless otherwise noted, all specifications in the table also apply to E-grade devices for the voltage and temperature ranges of: 4.75 V to 5.25 V and -40 C to 125 C. Typical parameters apply to 5 V and 3.3 V at 25 C, unless specified otherwise, and are for design guidance only.

Table 21. AC SAR10 ADC Specifications

| Symbol             | Description                   | Min | Тур | Max | Units | Notes                                                                          |
|--------------------|-------------------------------|-----|-----|-----|-------|--------------------------------------------------------------------------------|
| F <sub>INADC</sub> | SAR ADC input clock frequency | 1   | 1   | 2   | MHz   | The sample rate of the SAR10 ADC is equal to F <sub>INADC</sub> divided by 13. |

Document Number: 001-55397 Rev. \*K Page 26 of 47



## AC Programming Specifications

Table 22 lists the guaranteed maximum and minimum specifications for automotive A-grade and E-grade devices. Unless otherwise noted, all specifications in the table apply to A-grade devices for the voltage and temperature ranges of: 4.75 V to 5.25 V and -40 °C to 85 °C, or 3.0 V to 3.6 V and -40 °C to 85 °C. Unless otherwise noted, all specifications in the table also apply to E-grade devices for the voltage and temperature ranges of: 4.75 V to 5.25 V and -40 °C to 125 °C. Typical parameters apply to 5 V and 3.3 V at 25 °C, unless specified otherwise, and are for design guidance only.

**Table 22. AC Programming Specifications** 

| Symbol              | Description                                                                      | Min | Тур | Max                 | Units | Notes                                                                   |
|---------------------|----------------------------------------------------------------------------------|-----|-----|---------------------|-------|-------------------------------------------------------------------------|
| t <sub>RSCLK</sub>  | Rise time of SCLK                                                                | 1   | _   | 20                  | ns    |                                                                         |
| t <sub>FSCLK</sub>  | Fall time of SCLK                                                                | 1   | _   | 20                  | ns    |                                                                         |
| t <sub>SSCLK</sub>  | Data setup time to falling edge of SCLK                                          | 40  | _   | _                   | ns    |                                                                         |
| t <sub>HSCLK</sub>  | Data hold time from falling edge of SCLK                                         | 40  | _   | _                   | ns    |                                                                         |
| F <sub>SCLK</sub>   | Frequency of SCLK                                                                | 0   | _   | 8                   | MHz   |                                                                         |
| F <sub>SCLK3</sub>  | Frequency of SCLK                                                                | 0   | _   | 6                   | MHz   | $V_{DD} \le 3.6 \text{ V}$                                              |
| t <sub>ERASEB</sub> | Flash erase time (block)                                                         | _   | 10  | 40 <sup>[16]</sup>  | ms    |                                                                         |
| t <sub>WRITE</sub>  | Flash block write time                                                           | _   | 40  | 160 <sup>[16]</sup> | ms    |                                                                         |
| t <sub>DSCLK</sub>  | Data out delay from falling edge of SCLK                                         | _   | _   | 55                  | ns    | V <sub>DD</sub> > 3.6 V, 30 pF load                                     |
| t <sub>DSCLK3</sub> | Data out delay from falling edge of SCLK                                         | _   | _   | 65                  | ns    | $3.0 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}, 30 \text{ pF load}$ |
| t <sub>PRGH</sub>   | Total flash block program time (t <sub>ERASEB</sub> + t <sub>WRITE</sub> ), hot  | _   | _   | 100 <sup>[16]</sup> | ms    | $T_J \ge 0 \ C$                                                         |
| t <sub>PRGC</sub>   | Total flash block program time (t <sub>ERASEB</sub> + t <sub>WRITE</sub> ), cold | -   | _   | 200 [16]            | ms    | T <sub>J</sub> < 0 °C                                                   |

#### Note

Document Number: 001-55397 Rev. \*K Page 27 of 47

<sup>16.</sup> For the full temperature range, the user must employ a temperature sensor user module (FlashTemp) or other temperature sensor and feed the result to the temperature argument before writing. Refer to the Flash APIs Application Note AN2015 for more information.



## AC I<sup>2</sup>C Specifications

Table 23 lists the guaranteed maximum and minimum specifications for automotive A-grade and E-grade devices. Unless otherwise noted, all specifications in the table apply to A-grade devices for the voltage and temperature ranges of: 4.75 V to 5.25 V and -40 °C to 85 °C, or 3.0 V to 3.6 V and -40 °C to 85 °C. Unless otherwise noted, all specifications in the table also apply to E-grade devices for the voltage and temperature ranges of: 4.75 V to 5.25 V and -40 °C to 125 °C. Typical parameters apply to 5 V and 3.3 V at 25 °C, unless specified otherwise, and are for design guidance only.

Table 23. AC Characteristics of the I<sup>2</sup>C SDA and SCL Pins

| Symbol                | Description                                                                                  | Standa | rd Mode             | Fast                | Units    |       |
|-----------------------|----------------------------------------------------------------------------------------------|--------|---------------------|---------------------|----------|-------|
| Symbol                | Description                                                                                  | Min    | Max                 | Min                 | Max      | Units |
| F <sub>SCLI2C</sub>   | SCL clock frequency                                                                          | 0      | 100 <sup>[17]</sup> | 0                   | 400 [17] | kHz   |
| t <sub>HDSTAI2C</sub> | Hold time (repeated) START condition. After this period, the first clock pulse is generated. | 4.0    | -                   | 0.6                 | -        | μS    |
| t <sub>LOWI2C</sub>   | LOW period of the SCL clock                                                                  | 4.7    | _                   | 1.3                 | _        | μS    |
| t <sub>HIGHI2C</sub>  | HIGH period of the SCL clock                                                                 | 4.0    | -                   | 0.6                 | -        | μS    |
| t <sub>SUSTAI2C</sub> | Setup time for a repeated START condition                                                    | 4.7    | _                   | 0.6                 | _        | μS    |
| t <sub>HDDATI2C</sub> | Data hold time                                                                               | 0      | _                   | 0                   | _        | μS    |
| t <sub>SUDATI2C</sub> | Data setup time                                                                              | 250    | _                   | 100 <sup>[18]</sup> | _        | ns    |
| t <sub>SUSTOI2C</sub> | Setup time for STOP condition                                                                | 4.0    | _                   | 0.6                 | _        | μS    |
| t <sub>BUFI2C</sub>   | Bus-free time between a STOP and START condition                                             | 4.7    | _                   | 1.3                 | -        | μS    |
| t <sub>SPI2C</sub>    | Pulse width of spikes are suppressed by the input filter                                     | -      | _                   | 0                   | 50       | ns    |

Figure 9. Definition for Timing for Fast/Standard Mode on the I<sup>2</sup>C Bus



#### Note

Document Number: 001-55397 Rev. \*K

<sup>17.</sup> F<sub>SCLI2C</sub> is derived from SysClk of the PSoC. This specification assumes that SysClk is operating at 24 MHz, nominal. If SysClk is at a lower frequency, then the F<sub>SCLI2C</sub> specification adjusts accordingly.

<sup>18.</sup> A Fast-Mode I²C-bus device can be used in a Standard-Mode I²C-bus system, but the requirement t<sub>SUDATI2C</sub> ≥ 250 ns must then be met. This is automatically the case if the device does not stretch the LOW period of the SCL signal. If such device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line t<sub>rmax</sub> + t<sub>SUDATI2C</sub> = 1000 + 250 = 1250 ns (according to the standard-mode I²C-bus specification) before the SCL line is released.



## **Development Tool Selection**

This section presents the development tools available for the automotive CY8C21x45 and CY8C22x45 families.

#### **Software**

#### PSoC Designer

At the core of the PSoC development software suite is PSoC Designer. Utilized by thousands of PSoC developers, this robust software has been facilitating PSoC designs for years. PSoC Designer is available free of charge at http://www.cypress.com. PSoC Designer comes with a free C compiler.

#### PSoC Programmer

Flexible enough to be used on the bench in development, yet suitable for factory programming, PSoC Programmer works either as a standalone programming application or it can operate directly from PSoC Designer. PSoC Programmer software is compatible with both PSoC ICE-Cube In-Circuit Emulator and PSoC MiniProg. PSoC programmer is available free of charge at http://www.cypress.com.

#### **Development Kits**

All development kits can be purchased from the Cypress Online Store. The online store also has the most up to date information on kit contents, descriptions, and availability.

#### CY3215-DK Basic Development Kit

The CY3215-DK is for prototyping and development with PSoC Designer. This kit supports in-circuit emulation and the software interface allows users to run, halt, and single step the processor and view the contents of specific memory locations. Advanced emulation features are also supported through PSoC Designer. The kit includes:

- ICE-Cube unit
- 28-pin PDIP emulation pod for CY8C29466-24PXI
- 28-pin CY8C29466-24PXI PDIP PSoC device samples (two)
- PSoC Designer software CD
- ISSP cable
- MiniEval socket programming and evaluation board
- Backward compatibility cable (for connecting to legacy pods)
- Universal 110/220 power supply (12 V)
- European plug adapter
- USB 2.0 cable
- Getting Started guide
- Development kit registration form

#### CY3280-22X45 Universal CapSense Controller Board

The CY3280-22X45 controller board is an additional controller board for the CY3280-BK1 Universal CapSense Controller Kit. The Universal CapSense Controller kit is designed for easy prototyping and debug of CapSense designs with pre-defined control circuitry and plug-in hardware. The CY3280-22X45 kit contains no plug-in hardware. Therefore, it is only usable if plug-in hardware is purchased as part of the CY3280-BK1 kit or other separate kits. The kit includes:

- CY3280-22X45 universal CapSense controller board
- CY3280-22X45 universal CapSense controller board CD
- DC power supply
- Printed documentation

## CY3280-CPM1 CapSensePlus Module

The CY3280-CPM1 CapSensePlus Module is a plug-in module board for the CY3280-22X45 CapSense controller board kit. This plug-in module has no capacitive sensors on it. Instead, it has other general circuitry (such as a seven-segment display, potentiometer, LEDs, buttons, thermistor) that can be used to develop applications that require capacitive sensing along with other additional functionality. To use this kit, a CY3280-22X45 kit is required.

#### **Evaluation Tools**

All evaluation tools can be purchased from the Cypress online store. The online store also has the most up-to-date information on kit contents, descriptions, and availability.

#### CY3210-PSoCEval1

The CY3210-PSoCEval1 kit features an evaluation board and the MiniProg1 programming unit. The evaluation board includes an LCD module, potentiometer, LEDs, an RS-232 port, and plenty of breadboarding space to meet all of your evaluation needs. The kit includes:

- Evaluation board with LCD module
- MiniProg programming unit
- 28-pin CY8C29466-24PXI PDIP PSoC device sample (two)
- PSoC Designer software CD
- Getting Started guide
- USB 2.0 cable



## **Device Programmers**

All device programmers can be purchased from the Cypress Online Store.

#### CY3210-MiniProg1

The CY3210-MiniProg1 kit allows the user to program PSoC devices through the MiniProg1 programming unit. The MiniProg is a small, compact prototyping programmer that connects to the PC through a provided USB 2.0 cable. The kit includes:

- MiniProg programming unit
- MiniEval socket programming and evaluation board
- 28-pin CY8C29466-24PXI PDIP PSoC device sample
- PSoC Designer software CD
- Getting Started guide
- USB 2.0 cable

## **Accessories (Emulation and Programming)**

## Table 24. Emulation and Programming Accessories

#### CY3207ISSP In-System Serial Programmer

The CY3207ISSP is a production programmer. It includes protection circuitry and an industrial case that is more robust than the MiniProg in a production-programming environment.

**Note** CY3207ISSP needs special software and is not compatible with PSoC Programmer. This software is free and can be downloaded from http://www.cypress.com. The kit includes:

- CY3207 programmer unit
- PSoC ISSP software CD
- 110 ~ 240-V power supply, Euro-Plug adapter
- USB 2.0 cable

| Part Number                                                                                       | Pin Package | Pod Kit <sup>[19]</sup> | Foot Kit [20]    | Prototyping<br>Module | Adapter [21]            |
|---------------------------------------------------------------------------------------------------|-------------|-------------------------|------------------|-----------------------|-------------------------|
| CY8C21345-24PVXA<br>CY8C21345-12PVXE<br>CY8C22345-24PVXA<br>CY8C22345H-24PVXA<br>CY8C22345-12PVXE | 28-pin SSOP | CY3250-22345            | CY3250-28SSOP-FK | -                     | AS-28-28-02SS-6ENP-GANG |
| CY8C21645-24PVXA<br>CY8C21645-12PVXE<br>CY8C22645-24PVXA<br>CY8C22645-12PVXE                      | 48-pin SSOP | -                       | <u>-</u>         | _                     | AS-48-48-01SS-6-GANG    |

#### Notes

Document Number: 001-55397 Rev. \*K

<sup>19.</sup> Pod kit contains an emulation pod, a flex-cable (connects the pod to the ICE), two feet, and device samples.

<sup>20.</sup> Foot kit includes surface mount feet that can be soldered to the target PCB.

<sup>21.</sup> Programming adapter converts non-DIP package to DIP footprint. Specific details and ordering information for each of the adapters can be found at <a href="http://www.emulation.com">http://www.emulation.com</a>.



# **Ordering Information**

The following table lists the key package features and ordering codes of the automotive CY8C21x45 and CY8C22x45 device families.

Table 25. PSoC Device Family Key Features and Ordering Information

| able 25. PSoC Device Family Key Features and Ordering Information |                    |               |              |                      |                |               |                  |               |                |          |
|-------------------------------------------------------------------|--------------------|---------------|--------------|----------------------|----------------|---------------|------------------|---------------|----------------|----------|
| Package                                                           | Ordering Code      | Flash (Bytes) | SRAM (Bytes) | Temperature<br>Range | Digital Blocks | Analog Blocks | Digital I/O Pins | Analog Inputs | Analog Outputs | XRES Pin |
| 28-pin (210-Mil) SSOP                                             | CY8C21345-24PVXA   | 8 K           | 512          | –40 ℃ to +85 ℃       | 4              | 6             | 24               | 24            | 0              | Yes      |
| 28-pin (210-Mil) SSOP<br>(Tape and Reel)                          | CY8C21345-24PVXAT  | 8 K           | 512          | –40 ℃ to +85 ℃       | 4              | 6             | 24               | 24            | 0              | Yes      |
| 28-pin (210-Mil) SSOP                                             | CY8C21345-12PVXE   | 8 K           | 512          | –40 ℃ to +125 ℃      | 4              | 6             | 24               | 24            | 0              | Yes      |
| 28-pin (210-Mil) SSOP<br>(Tape and Reel)                          | CY8C21345-12PVXET  | 8 K           | 512          | –40 ℃ to +125 ℃      | 4              | 6             | 24               | 24            | 0              | Yes      |
| 28-pin (210-Mil) SSOP                                             | CY8C22345-24PVXA   | 16 K          | 1 K          | –40 ℃ to +85 ℃       | 8              | 6             | 24               | 24            | 0              | Yes      |
| 28-pin (210-Mil) SSOP<br>(Tape and Reel)                          | CY8C22345-24PVXAT  | 16 K          | 1 K          | –40 ℃ to +85 ℃       | 8              | 6             | 24               | 24            | 0              | Yes      |
| 28-pin (210-Mil) SSOP                                             | CY8C22345H-24PVXA  | 16 K          | 1 K          | –40 ℃ to +85 ℃       | 8              | 6             | 24               | 24            | 0              | Yes      |
| 28-pin (210-Mil) SSOP<br>(Tape and Reel)                          | CY8C22345H-24PVXAT | 16 K          | 1 K          | –40 ℃ to +85 ℃       | 8              | 6             | 24               | 24            | 0              | Yes      |
| 28-pin (210-Mil) SSOP                                             | CY8C22345-12PVXE   | 16 K          | 1 K          | –40 ℃ to +125 ℃      | 8              | 6             | 24               | 24            | 0              | Yes      |
| 28-pin (210-Mil) SSOP<br>(Tape and Reel)                          | CY8C22345-12PVXET  | 16 K          | 1 K          | -40 ℃ to +125 ℃      | 8              | 6             | 24               | 24            | 0              | Yes      |
| 48-pin (300-Mil) SSOP                                             | CY8C21645-24PVXA   | 8 K           | 512          | –40 ℃ to +85 ℃       | 4              | 6             | 38               | 38            | 0              | Yes      |
| 48-pin (300-Mil) SSOP<br>(Tape and Reel)                          | CY8C21645-24PVXAT  | 8 K           | 512          | –40 ℃ to +85 ℃       | 4              | 6             | 38               | 38            | 0              | Yes      |
| 48-pin (300-Mil) SSOP                                             | CY8C21645-12PVXE   | 8 K           | 512          | –40 ℃ to +125 ℃      | 4              | 6             | 38               | 38            | 0              | Yes      |
| 48-pin (300-Mil) SSOP<br>(Tape and Reel)                          | CY8C21645-12PVXET  | 8 K           | 512          | -40 ℃ to +125 ℃      | 4              | 6             | 38               | 38            | 0              | Yes      |
| 48-pin (300-Mil) SSOP                                             | CY8C22645-24PVXA   | 16 K          | 1 K          | –40 ℃ to +85 ℃       | 8              | 6             | 38               | 38            | 0              | Yes      |
| 48-pin (300-Mil) SSOP<br>(Tape and Reel)                          | CY8C22645-24PVXAT  | 16 K          | 1 K          | –40 ℃ to +85 ℃       | 8              | 6             | 38               | 38            | 0              | Yes      |
| 48-pin (300-Mil) SSOP                                             | CY8C22645-12PVXE   | 16 K          | 1 K          | –40 ℃ to +125 ℃      | 8              | 6             | 38               | 38            | 0              | Yes      |
| 48-pin (300-Mil) SSOP<br>(Tape and Reel)                          | CY8C22645-12PVXET  | 16 K          | 1 K          | -40 ℃ to +125 ℃      | 8              | 6             | 38               | 38            | 0              | Yes      |

Document Number: 001-55397 Rev. \*K Page 31 of 47



## **Ordering Code Definitions**





## **Packaging Information**

This section provides the packaging specifications for the automotive CY8C21x45 and CY8C22x45 PSoC devices. The thermal impedances for each package and the typical package capacitance on crystal pins are given.

**Important Note** Emulation tools may require a larger area on the target PCB than the chip's footprint. For a detailed description of the emulation tools' dimensions, refer to the emulator pod drawings at <a href="http://www.cypress.com">http://www.cypress.com</a>.

## **Package Dimensions**

Figure 10. 28-pin SSOP (210 Mils) Package Outline, 51-85079



51-85079 °E



# Packaging Information (continued)

Figure 11. 48-pin SSOP (300 Mils) Package Outline, 51-85061



#### **Thermal Impedances**

## Table 26. Thermal Impedances per Package

| Package     | Typical θ <sub>JA</sub> <sup>[22]</sup> |
|-------------|-----------------------------------------|
| 28-pin SSOP | 97.6 ℃/W                                |
| 48-pin SSOP | 69 ℃/W                                  |

## **Capacitance on Crystal Pins**

Table 27. Typical Package Capacitance on Crystal Pins

| Package     | Package Capacitance |
|-------------|---------------------|
| 28-pin SSOP | 2.8 pF              |
| 48-pin SSOP | 3.3 pF              |

## **Solder Reflow Specifications**

Table 28 shows the solder reflow temperature limits that must not be exceeded.

Table 28. Solder Reflow Specifications

| Package     | Maximum Peak Temperature (T <sub>C</sub> ) | Maximum Time above T <sub>C</sub> − 5 ℃ |  |  |
|-------------|--------------------------------------------|-----------------------------------------|--|--|
| 28-pin SSOP | 260 ℃                                      | 30 seconds                              |  |  |
| 48-pin SSOP | 260 ℃                                      | 30 seconds                              |  |  |

Note 22.  $T_J = T_A + POWER \times \theta_{JA}$ 



## **Tape and Reel Information**

Figure 12. 28-pin SSOP (209 Mils) Carrier Tape, 51-51100



#### NOTES:

- (1) Measured from centerline of sprocket hole to centerline of pocket.
- (2) Cumulative tolerance of 10 sprocket holes is  $\pm$  0.10.
- (2) Measured from centerline of sprocket hole to centerline of pocket
  4 Material: Conductive Polystyrene
  5 Camber not to exceed 1mm in 100mm

- 6 Supplier P/N: SSOP28-3 CL3 22B3 Lxx W16

51-51100 \*C





Figure 13. 48-pin SSOP (300 Mils) Carrier Tape, 51-51104

NOTES:

- 1. 10 SPROCKET HOLE PITCH CUMULATIVE TOLERANCE ±0.2
- 2. CAMBER IN COMPLIANCE WITH EIA 481
- 3. POCKET POSITION RELATIVE TO SPROCKET HOLE MEASURED AS TRUE POSITION OF POCKET, NOT POCKET HOLE

51-51104 \*D

Table 29. Tape and Reel Specifications

| Package     | Cover Tape Width (mm) | Hub Size<br>(inches) | Minimum Leading<br>Empty Pockets | Minimum Trailing<br>Empty Pockets | Standard Full Reel Quantity |
|-------------|-----------------------|----------------------|----------------------------------|-----------------------------------|-----------------------------|
| 28-pin SSOP | 13.3                  | 7                    | 42                               | 25                                | 1000                        |
| 48-pin SSOP | 25.5                  | 4                    | 32                               | 19                                | 1000                        |

Document Number: 001-55397 Rev. \*K Page 36 of 47



## **Tube Information**

Figure 14. 28-pin SSOP, 32-pin SOIC (450 Mils Body) Shipping Tube, 51-51029



51-51029 \*E



Figure 15. 48-pin SSOP (300 Mils) Tube, 51-51000

# NOTES: 1. ALL PARTS TO MEET THE REQUIREMENTS OF CYPRESS SPECIFICATION #03-00029 2. MATERIAL: REFER TO SPEC. #03-00029 3. FINISH: REFER TO SPEC. #03-00029 4. MAX. BURR ON INNER SIDE OF TUBE SHALL BE 0.010 IN. 5. CYPRESS LOGO AND "CYPRESS SEMICONDUCTOR" PRINT ON TUBE IS OPTIONAL 6. TUBE PART NUMBER WITH SLOT: SOTB3-R, SOTB3-BL 7. TUBE PART NUMBER WITH ARROW MARK: SOTB3-G R. 0.010 R. 0.010 R. 0.010 R. 0.015 MAX.

S0P4856,50IC16/20/24/28, 300 MLS, 0RANGE WITH

SOTB3-O SOTB3-R



51-51000 \*K



## **Acronyms**

Table 30 lists the acronyms that are used in this document.

Table 30. Acronyms Used in this Datasheet

| Acronym          | Description                                         | Acronym           | Description                                 |
|------------------|-----------------------------------------------------|-------------------|---------------------------------------------|
| AC               | alternating current                                 | LVD               | low voltage detect                          |
| ADC              | analog-to-digital converter                         | MAC               | multiply-accumulate                         |
| AEC              | Automotive Electronics Council                      | MCU               | microcontroller unit                        |
| API              | application programming interface                   | MIPS              | million instructions per second             |
| CMOS             | complementary metal oxide semiconductor             | PCB               | printed circuit board                       |
| CPU              | central processing unit                             | PDIP              | plastic dual inline package                 |
| CRC              | cyclic redundancy check                             | PGA               | programmable gain amplifier                 |
| CSD              | capsense sigma delta                                | POR               | power-on reset                              |
| СТ               | continuous time                                     | PPOR              | precision POR                               |
| DAC              | digital-to-analog converter                         | PRS               | pseudo-random sequence                      |
| DC               | direct current                                      | PSoC <sup>®</sup> | Programmable System-on-Chip                 |
| DNL              | differential nonlinearity                           | PWM               | pulse-width modulator                       |
| ECO              | external crystal oscillator                         | RMS               | root mean square                            |
| EEPROM           | electrically erasable programmable read-only memory | RTC               | real time clock                             |
| GPIO             | general-purpose I/O                                 | SAR               | successive approximation register           |
| I <sup>2</sup> C | inter-integrated circuit                            | SC                | switched capacitor                          |
| I/O              | input/output                                        | SLIMO             | slow IMO                                    |
| ICE              | in-circuit emulator                                 | SPI               | serial peripheral interface                 |
| IDE              | integrated development environment                  | SRAM              | static random-access memory                 |
| ILO              | internal low speed oscillator                       | SROM              | supervisory read-only memory                |
| IMO              | internal main oscillator                            | SSOP              | shrunk small outline package                |
| INL              | integral nonlinearity                               | UART              | universal asynchronous receiver transmitter |
| IrDA             | infrared data association                           | USB               | universal serial bus                        |
| ISSP             | in-system serial programming                        | WDT               | watchdog timer                              |
| LCD              | liquid crystal display                              | XRES              | external reset                              |
| LED              | light-emitting diode                                |                   | -1                                          |
|                  | I .                                                 |                   |                                             |

## **Reference Documents**

CY8CPLC20, CY8CLED16P01, CY8C29x66, CY8C27x43, CY8C24x94, CY8C24x23, CY8C24x23A, CY8C22x13, CY8C21x34, CY8C21x23, CY7C64215, CY7C603xx, CY8CNP1xx, and CYWUSB6953 PSoC® Programmable System-on-Chip Technical Reference Manual (TRM) (001-14463)

Design Aids – Reading and Writing PSoC® Flash – AN2015 (001-40459)

Understanding Data Sheet Jitter Specifications for Cypress Timing Products (001-71968)

Document Number: 001-55397 Rev. \*K Page 39 of 47



#### **Document Conventions**

#### Units of Measure

Table 31 lists the units of measure that are used in this document.

Table 31. Units of Measure

| Symbol | Unit of Measure       | Symbol | Unit of Measure |
|--------|-----------------------|--------|-----------------|
| kB     | 1024 bytes            | ms     | millisecond     |
| °C     | degree Celsius        | mV     | millivolt       |
| kHz    | kilohertz             | nA     | nanoampere      |
| kΩ     | kilohm                | ns     | nanosecond      |
| LSbit  | least-significant bit | W      | ohm             |
| MHz    | megahertz             | %      | percent         |
| μΑ     | microampere           | pF     | picofarad       |
| μs     | microsecond           | ps     | picosecond      |
| μV     | microvolt             | рА     | picoampere      |
| mA     | milliampere           | V      | volt            |
| mm     | millimeter            | W      | watt            |

#### **Numeric Conventions**

Hexadecimal numbers are represented with all letters in uppercase with an appended lowercase 'h' (for example, '14h' or '3Ah'). Hexadecimal numbers may also be represented by a '0x' prefix, the C coding convention. Binary numbers have an appended lowercase 'b' (for example, 01010100b' or '01000011b'). Numbers not indicated by an 'h' or 'b' are decimals.

## **Glossary**

active high

- 1. A logic signal having its asserted state as the logic 1 state.
- 2. A logic signal having the logic 1 state as the higher voltage of the two states.

analog blocks

The basic programmable opamp circuits. These are SC (switched capacitor) and CT (continuous time) blocks. These blocks can be interconnected to provide ADCs, DACs, multi-pole filters, gain stages, and much more.

analog-to-digital (ADC)

A device that changes an analog signal to a digital signal of corresponding magnitude. Typically, an ADC converts a voltage to a digital number. The digital-to-analog (DAC) converter performs the reverse operation.

API (Application Programming Interface) A series of software routines that comprise an interface between a computer application and lower level services and functions (for example, user modules and libraries). APIs serve as building blocks for programmers that create software applications.

asynchronous

A signal whose data is acknowledged or acted upon immediately, irrespective of any clock signal.

bandgap reference A stable voltage reference design that matches the positive temperature coefficient of VT with the negative temperature coefficient of VBE, to produce a zero temperature coefficient (ideally) reference.

bandwidth

- 1. The frequency range of a message or information processing system measured in hertz.
- 2. The width of the spectral region over which an amplifier (or absorber) has substantial gain (or loss); it is sometimes represented more specifically as, for example, full width at half maximum.

bias

- 1. A systematic deviation of a value from a reference value.
- 2. The amount by which the average of a set of values departs from a reference value.
- 3. The electrical, mechanical, magnetic, or other force (field) applied to a device to establish a reference level to operate the device.



# Glossary (continued)

| block                            | <ol> <li>A functional unit that performs a single function, such as an oscillator.</li> <li>A functional unit that may be configured to perform one of several functions, such as a digital PSoC block or</li> </ol>                           |
|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                  | an analog PSoC block.                                                                                                                                                                                                                          |
| buffer                           | 1. A storage area for data that is used to compensate for a speed difference, when transferring data from one device to another. Usually refers to an area reserved for IO operations, into which data is read, or from which data is written. |
|                                  | 2. A portion of memory set aside to store data, often before it is sent to an external device or as it is received from an external device.                                                                                                    |
|                                  | 3. An amplifier used to lower the output impedance of a system.                                                                                                                                                                                |
| bus                              | 1. A named connection of nets. Bundling nets together in a bus makes it easier to route nets with similar routing patterns.                                                                                                                    |
|                                  | 2. A set of signals performing a common function and carrying similar data. Typically represented using vector notation; for example, address[7:0].                                                                                            |
|                                  | 3. One or more conductors that serve as a common connection for a group of related devices.                                                                                                                                                    |
| clock                            | The device that generates a periodic signal with a fixed frequency and duty cycle. A clock is sometimes used to synchronize different logic blocks.                                                                                            |
| comparator                       | An electronic circuit that produces an output voltage or current whenever two input levels simultaneously satisfy predetermined amplitude requirements.                                                                                        |
| compiler                         | A program that translates a high level language, such as C, into machine language.                                                                                                                                                             |
| configuration space              | In PSoC devices, the register space accessed when the XIO bit, in the CPU_F register, is set to '1'.                                                                                                                                           |
| crystal oscillator               | An oscillator in which the frequency is controlled by a piezoelectric crystal. Typically a piezoelectric crystal is less sensitive to ambient temperature than other circuit components.                                                       |
| cyclic redundancy<br>check (CRC) | A calculation used to detect errors in data communications, typically performed using a linear feedback shift register. Similar calculations may be used for a variety of other purposes such as data compression.                             |
| data bus                         | A bi-directional set of signals used by a computer to convey information from a memory location to the central processing unit and vice versa. More generally, a set of signals used to convey data between digital functions.                 |
| debugger                         | A hardware and software system that allows the user to analyze the operation of the system under development. A debugger usually allows the developer to step through the firmware one step at a time, set break points, and analyze memory.   |
| dead band                        | A period of time when neither of two or more signals are in their active state or in transition.                                                                                                                                               |
| digital blocks                   | The 8-bit logic blocks that can act as a counter, timer, serial receiver, serial transmitter, CRC generator, pseudo-random number generator, or SPI.                                                                                           |
| digital-to-analog<br>(DAC)       | A device that changes a digital signal to an analog signal of corresponding magnitude. The analog-to-digital (ADC) converter performs the reverse operation.                                                                                   |
| duty cycle                       | The relationship of a clock period high time to its low time, expressed as a percent.                                                                                                                                                          |

Duplicates (provides an emulation of) the functions of one system with a different system, so that the second system appears to behave like the first system.

emulator



## Glossary (continued)

external reset (XRES)

An active high signal that is driven into the PSoC device. It causes all operation of the CPU and blocks to stop and return to a pre-defined state.

flash

An electrically programmable and erasable, non-volatile technology that provides users with the programmability and data storage of EPROMs, plus in-system erasability. Non-volatile means that the data is retained when power

is off.

Flash block

The smallest amount of Flash ROM space that may be programmed at one time and the smallest amount of Flash space that may be protected. A Flash block holds 64 bytes.

frequency

The number of cycles or events per unit of time, for a periodic function.

gain

The ratio of output current, voltage, or power to input current, voltage, or power, respectively. Gain is usually expressed in dB.

I<sup>2</sup>C

A two-wire serial computer bus by Philips Semiconductors (now NXP Semiconductors). I2C is an Inter-Integrated Circuit. It is used to connect low-speed peripherals in an embedded system. The original system was created in the early 1980s as a battery control interface, but it was later used as a simple internal bus system for building control electronics. I2C uses only two bi-directional pins, clock and data, both running at +5V and pulled high with resistors. The bus operates at 100 kbits/second in standard mode and 400 kbits/second in fast mode.

**ICE** 

The in-circuit emulator that allows users to test the project in a hardware environment, while viewing the debugging device activity in a software environment (PSoC Designer).

input/output (I/O) A device that introduces data into or extracts data from a system.

interrupt

A suspension of a process, such as the execution of a computer program, caused by an event external to that process, and performed in such a way that the process can be resumed.

interrupt service routine (ISR)

A block of code that normal code execution is diverted to when the M8C receives a hardware interrupt. Many interrupt sources may each exist with its own priority and individual ISR code block. Each ISR code block ends with the RETI instruction, returning the device to the point in the program where it left normal program execution.

jitter

- 1. A misplacement of the timing of a transition from its ideal position. A typical form of corruption that occurs on serial data streams.
- 2. The abrupt and unwanted variations of one or more signal characteristics, such as the interval between successive pulses, the amplitude of successive cycles, or the frequency or phase of successive cycles.

low-voltage detect (LVD) A circuit that senses V<sub>DD</sub> and provides an interrupt to the system when V<sub>DD</sub> falls below a selected threshold.

M8C

An 8-bit Harvard-architecture microprocessor. The microprocessor coordinates all activity inside a PSoC by interfacing to the Flash, SRAM, and register space.

master device

A device that controls the timing for data exchanges between two devices. Or when devices are cascaded in width, the master device is the one that controls the timing for data exchanges between the cascaded devices and an external interface. The controlled device is called the slave device.

microcontroller

An integrated circuit chip that is designed primarily for control systems and products. In addition to a CPU, a microcontroller typically includes memory, timing circuits, and IO circuitry. The reason for this is to permit the realization of a controller with a minimal quantity of chips, thus achieving maximal possible miniaturization. This in turn, reduces the volume and the cost of the controller. The microcontroller is normally not used for general-purpose computation as is a microprocessor.

mixed-signal

The reference to a circuit containing both analog and digital techniques and components.



## Glossary (continued)

modulator A device that imposes a signal on a carrier.

noise 1. A disturbance that affects a signal and that may distort the information carried by the signal.

2. The random variations of one or more characteristics of any entity such as voltage, current, or data.

oscillator A circuit that may be crystal controlled and is used to generate a clock frequency.

parity A technique for testing transmitting data. Typically, a binary digit is added to the data to make the sum of all the

digits of the binary data either always even (even parity) or always odd (odd parity).

phase-locked loop (PLL) An electronic circuit that controls an **oscillator** so that it maintains a constant phase angle relative to a reference

signal.

pinouts The pin number assignment: the relation between the logical inputs and outputs of the PSoC device and their

physical counterparts in the printed circuit board (PCB) package. Pinouts involve pin numbers as a link between

schematic and PCB design (both being computer generated files) and may also involve pin names.

port A group of pins, usually eight.

power on reset (POR)

A circuit that forces the PSoC device to reset when the voltage is below a pre-set level. This is one type of hardware

reset

PSoC<sup>®</sup> Cypress Semiconductor's PSoC<sup>®</sup> is a registered trademark and Programmable System-on-Chip™ is a trademark

of Cypress.

PSoC Designer™ The software for Cypress' Programmable System-on-Chip technology.

pulse width modulator (PWM)

An output in the form of duty cycle which varies as a function of the applied measurand

RAM An acronym for random access memory. A data-storage device from which data can be read out and new data

can be written in.

register A storage device with a specific capacity, such as a bit or byte.

reset A means of bringing a system back to a know state. See hardware reset and software reset.

ROM An acronym for read only memory. A data-storage device from which data can be read out, but new data cannot

be written in.

serial 1. Pertaining to a process in which all events occur one after the other.

2. Pertaining to the sequential or consecutive occurrence of two or more related activities in a single device or

channel.

settling time The time it takes for an output signal or value to stabilize after the input has changed from one value to another.

shift register A memory storage device that sequentially shifts a word either left or right to output a stream of serial data.

slave device A device that allows another device to control the timing for data exchanges between two devices. Or when

devices are cascaded in width, the slave device is the one that allows another device to control the timing of data exchanges between the cascaded devices and an external interface. The controlling device is called the master

device.



## Glossary (continued)

SRAM An acronym for static random access memory. A memory device allowing users to store and retrieve data at a

high rate of speed. The term static is used because, after a value has been loaded into an SRAM cell, it remains

unchanged until it is explicitly altered or until power is removed from the device.

SROM An acronym for supervisory read only memory. The SROM holds code that is used to boot the device, calibrate

circuitry, and perform Flash operations. The functions of the SROM may be accessed in normal user code,

operating from Flash.

stop bit A signal following a character or block that prepares the receiving device to receive the next character or block.

synchronous 1. A signal whose data is not acknowledged or acted upon until the next active edge of a clock signal.

2. A system whose operation is synchronized by a clock signal.

tri-state A function whose output can adopt three states: 0, 1, and Z (high-impedance). The function does not drive any

value in the Z state and, in many respects, may be considered to be disconnected from the rest of the circuit,

allowing another output to drive the same net.

UART A UART or universal asynchronous receiver-transmitter translates between parallel bits of data and serial bits.

user modules Pre-build, pre-tested hardware/firmware peripheral functions that take care of managing and configuring the lower

level Analog and Digital PSoC Blocks. User Modules also provide high level Application Programming Interface

(API) for the peripheral function.

user space The bank 0 space of the register map. The registers in this bank are more likely to be modified during normal

program execution and not just during initialization. Registers in bank 1 are most likely to be modified only during

the initialization phase of the program.

 $V_{DD}$  A name for a power net meaning "voltage drain." The most positive power supply signal. Usually 5 V or 3.3 V.

V<sub>SS</sub> A name for a power net meaning "voltage source." The most negative power supply signal.

watchdog timer A timer that must be serviced periodically. If it is not serviced, the CPU resets after a specified period of time.



# **Document History Page**

Document Title: CY8C21345, CY8C21645, CY8C22345, CY8C22345H, CY8C22645, Automotive PSoC® Programmable

| Revision | ECN     | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|----------|---------|--------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| **       | 2759868 | VIVG               | 09/04/09           | New data sheet.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| *A       | 2788690 | VIVG               | 10/20/09           | Added 48 SSOP to the marketing part numbers. Corrected the I <sub>SOA</sub> spec in table 13/14. Changed the ThetaJA values based on PE inputs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| *B       | 2792800 | VIVG               | 10/26/09           | Corrected typo in ordering information table (Digital I/O for 48-SSOP devices)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| *C       | 2822630 | ВТК                | 12/07/09           | Added CY8C22345H devices and updated Features section and PSoC Functional Overview section to include haptics device information. Updated Features section. Added Contents section. Updated PSoC Functional Overview section. Updated Block Diagram of device. Updated PSoC Device Characteristics table. Updated Pinouts section. Fixed issues with the Register Map tables. Added a figure for SLIMO configuration. Updated footnotes for the DC Programming Specifications table. Corrected VDDIWRITE and FlashENT electrical specifications. Updated Ordering Information section. Added Development Tool Selection section. Combined 5 V DC Operational Amplifier Specifications table with 3.3 V DC Operational Amplifier Specifications table with 3.3 V DC Operational Amplifier Specifications table. Updated all AC specifications to conform to 5% IMO accuracy and 8.33% SLIMO accuracy. Split up electrical specifications for A-grade and E-grade devices in the Absolute Maximum Ratings, Operating Temperature, DC Chip Level Specifications, DC Programming Specifications, and AC Chip-Level Specifications tables. Added Solder Reflow Peak Temperature table. Added TPRGH, TPRGC, IOL, IOH, F32KU, DCILO, and TPOWERUP electrical specifications. Added maximum values and updated typical values for TERASEB and TWRITE electrical specifications. Replaced TRAMP electrical specification with SRPOWERUP electrical specification. |
| *D       | 2905459 | NJF                | 04/06/10           | Updated Cypress website links Added T <sub>BAKETEMP</sub> , T <sub>BAKETIME</sub> , and Fout48M electrical specifications Removed sections 'Third Party Tools' 'Build a PSoC Emulator into your Board' Updated package diagrams Updated Ordering Information table Updated Solder Reflow Peak Temperature specifications. Updated the Getting Started and Designing with PSoC Designer sections. Converted data sheet from Preliminary to Final Deleted 5% oscillator accuracy reference in the Features section. Deleted reference to a specific SAR10 ADC sample rate in the Analog System section. Updated the following Electrical Specifications: I <sub>DD</sub> , I <sub>SB</sub> , I <sub>SBXTL</sub> , V <sub>REF</sub> , V <sub>CMOA</sub> , I <sub>ADCREF</sub> , INL <sub>ADC</sub> , DNL <sub>ADC</sub> , V <sub>PPOR2</sub> , Flash <sub>DR</sub> , F <sub>IMO24</sub> , TRiseF, TFallF, TRiseS, TFallS. Deleted the SPS <sub>ADC</sub> electrical specification, the DC Low Power Comparator Specifications, the AC Low Power Comparator Specifications, and the AC Analog Mux Bus Specifications.                                                                                                                                                                                                                                                                                                                                        |
| *E       | 2915673 | VIVG               | 04/16/10           | Post to external web                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| *F       | 2991841 | ВТК                | 07/23/10           | Added a clarifying note to the V <sub>PPOR1</sub> electrical specification. Added CY8C22345-12PVXE(T) devices. Moved Document Conventions to the end of the document.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| *G       | 3037161 | BTK                | 09/23/10           | Added CY8C21345-12PVXE(T) devices to the Ordering Information section.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| *H       | 3085024 | ВТК                | 11/12/10           | Added CY8C21645-12PVXE(T), CY8C21645-24PVXA(T), CY8C22645-12PVXE(T), and CY8C22645-24PVXA(T) devices to the Ordering Information section.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| *        | 3200275 | BTK                | 03/18/11           | Added tape and reel packaging information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |



# **Document History Page** (continued)

Document Title: CY8C21345, CY8C21645, CY8C22345, CY8C22345H, CY8C22645, Automotive PSoC<sup>®</sup> Programmable System-on-Chip<sup>™</sup>

|          | nt Number: | 001-55397          |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|----------|------------|--------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Revision | ECN        | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| *J       | 3341627    | BTK/NJF            | 08/11/2011         | Updated I <sup>2</sup> C timing diagram to improve clarity. Updated wording, formatting, and notes of the AC Digital Block Specifications table to improve clarity. Added V <sub>DDP</sub> , V <sub>DDLV</sub> , and V <sub>DDHV</sub> electrical specifications to give more information for programming the device. Updated solder reflow temperature specifications to give more clarity. Updated the jitter specifications. Updated PSoC Device Characteristics table. Updated the F <sub>32KU</sub> electrical specification. Updated note for R <sub>PD</sub> electrical specification. Updated note for the T <sub>STG</sub> electrical specification to add more clarity. Removed CY8C22345H-24PVXA(T) devices from datasheet.                                                                                                                 |
| *K       | 3732256    | MASJ               | 10/04/2012         | Updated Features (Included CY8C22345H device related information). Updated PSoC Functional Overview (Updated Digital System (Changed PWM description string from "8- to 32-bit" to "8- and 16-bit"), added Haptics TS2000 Controller). Updated Development Tool Selection (Updated Accessories (Emulation and Programming) (Updated Table 24)). Updated Electrical Specifications (Updated DC Electrical Characteristics (Updated DC GPIO Specifications (Updated Table 10 (To include the $\rm V_{OL}$ specification for $\rm V_{DD}=3.0$ to 3.6 V condition)))). Updated Ordering Information (Updated part numbers). Updated Packaging Information (Updated Package Dimensions (spec 51-85061 (Changed revision from *D to *F), spec 51-51100 (Changed revision from *B to *C)), updated Tape and Reel Information (spec 51-51029, spec 51-51000)). |



## Sales, Solutions, and Legal Information

## Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### **Products**

Automotive cypres
Clocks & Buffers cypres
Interface cypres
Lighting & Power Control cypres

Memory
Optical & Image Sensing
PSoC
Touch Sensing
USB Controllers
Wireless/RF

cypress.com/go/automotive cypress.com/go/clocks cypress.com/go/interface cypress.com/go/powerpsoc

cypress.com/go/plc cypress.com/go/memory cypress.com/go/image cypress.com/go/psoc cypress.com/go/touch cypress.com/go/USB cypress.com/go/wireless

#### **PSoC Solutions**

psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5

© Cypress Semiconductor Corporation, 2009-2012. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

Document Number: 001-55397 Rev. \*K

Revised October 4, 2012