# 4-Mbit (256K x 16) Static RAM #### **Features** ■ Very high speed: 45 ns ■ Wide voltage range: 4.5 V to 5.5 V ■ Ultra low standby power Typical standby current: 1 μA Maximum standby current: 7 μA ■ Ultra low active power □ Typical active current: 2 mA at f = 1 MHz ■ Easy memory expansion with CE and OE features ■ Automatic power down when deselected Complementary metal oxide semiconductor (CMOS) for optimum speed and power ■ Available in Pb-free 44-pin thin small outline package (TSOP) Il package ### **Functional Description** The CY62146E is a high performance CMOS static RAM organized as 256K words by 16 bits. This device features advanced circuit design to provide ultra low active current. It is ideal for providing More Battery Life™ (MoBL®) in portable applications such as cellular telephones. The device also has an automatic power down feature that reduces power consumption when addresses are not toggling. Placing the device into standby mode reduces power consumption by more than 99% when deselected (CE HIGH). The input and output pins (I/O<sub>0</sub> through I/O<sub>15</sub>) are placed in a high impedance state when the device is deselected (CE HIGH), the outputs are disabled (OE HIGH), both Byte High Enable and Byte Low Enable are disabled (BHE, BLE HIGH) or during a write operation (CE LOW and WE LOW). $\overline{\text{To w}}$ rite to the device, take Chip Enable $\overline{(CE)}$ and Write Enable $\overline{(WE)}$ inputs LOW. If Byte Low Enable (BLE) is LOW, then data from I/O pins (I/O<sub>0</sub> through I/O<sub>7</sub>) is written into the location specified on the address pins (A<sub>0</sub> through A<sub>17</sub>). If Byte High Enable (BHE) is LOW, then data from I/O pins (I/O<sub>8</sub> through I/O<sub>15</sub>) is written into the location specified on the address pins (A<sub>0</sub> through A<sub>17</sub>). To read from the device, take Chip Enable ( $\overline{\text{CE}}$ ) and Output Enable ( $\overline{\text{OE}}$ ) LOW while forcing the Write Enable (WE) HIGH. If Byte Low Enable (BLE) is LOW, then data from the memory location specified by the address pins appears on I/O<sub>0</sub> to I/O<sub>7</sub>. If Byte High Enable (BHE) is LOW, then data from memory appears on I/O<sub>8</sub> to I/O<sub>15</sub>. See Table for a complete description of read and write modes. ## **Logic Block Diagram** ## Contents | Features | 1 | |--------------------------------|---| | Functional Description | 1 | | Pin Configuration | 3 | | Product Portfolio | 3 | | Maximum Ratings | 4 | | Operating Range | 4 | | Electrical Characteristics | 4 | | Capacitance | 4 | | Thermal Resistance | 4 | | Data Retention Characteristics | 5 | | Switching Characteristics | | | Switching Waveforms | | | irutn labie | 10 | |-----------------------------------------|----| | Ordering Information | 11 | | Ordering Code Definitions | 11 | | Package Diagram | | | Acronyms | 12 | | Document Conventions | 12 | | Units of Measure | 12 | | Document History Page | 13 | | Sales, Solutions, and Legal Information | 14 | | Worldwide Sales and Design Support | 14 | | Products | 14 | | PSoC Solutions | 14 | # **Pin Configuration** Figure 1. 44-Pin TSOP II (Top View) [1] #### **Product Portfolio** | | | | | | | | ı | Power Di | ssipatio | า | | |---------------|--------------|---------------------------|---------------------------|-------|----------------------------------|----------------|----------------------|----------------|---------------------------|----------------|-----| | Product Range | | V <sub>CC</sub> Range (V) | | Speed | Operating I <sub>CC</sub> , (mA) | | | | Standby, I <sub>SB2</sub> | | | | Floudet | Range | | | (ns) | f = 1 MHz | | f = f <sub>max</sub> | | (μ <b>Ă</b> ) | | | | | | Min | <b>Typ</b> <sup>[2]</sup> | Max | | <b>Typ</b> [2] | Max | <b>Typ</b> [2] | Max | <b>Typ</b> [2] | Max | | CY62146ELL | Ind'I/Auto-A | 4.5 | 5.0 | 5.5 | 45 | 2 | 2.5 | 15 | 20 | 1 | 7 | #### Notes <sup>1.</sup> NC pins are not connected on the die. <sup>2.</sup> Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at $V_{CC} = V_{CC(typ)}$ , $T_A = 25 \, ^{\circ}C$ . ## **Maximum Ratings** Exceeding maximum ratings may impair the useful life of the device. These user guidelines are not tested. Ambient temperature with Supply voltage to ground potential .....-0.5 V to 6.0 V DC voltage applied to outputs in high Z state [3, 4] ......-0.5 V to 6.0 V DC input voltage [3, 4] .....-0.5 V to 6.0 V | Output current into outputs (LOW) | 20 mA | |----------------------------------------------------|---------| | Static discharge voltage(MIL-STD-883, Method 3015) | >2001 V | | Latch-up current | >200 mA | #### **Operating Range** | Device | Range | Ambient<br>Temperature | V <sub>CC</sub> <sup>[5]</sup> | | |------------|-----------------------|------------------------|--------------------------------|--| | CY62146ELL | Industrial/<br>Auto-A | –40 ℃ to +85 ℃ | 4.5 V–5.5 V | | #### **Electrical Characteristics** Over the Operating Range | | | | Test Conditions | | | 45 ns (Ind'I/Auto-A) | | | |---------------------------------|-----------------------------------------------|-------------------------------------------------------------------------------------------|------------------------------------------------|-----|----|-----------------------|------|--| | Parameter | Description | Test Co | | | | Max | Unit | | | V <sub>OH</sub> | Output high voltage | $I_{OH} = -1.0 \text{ mA}$ | | 2.4 | _ | _ | V | | | V <sub>OL</sub> | Output low voltage | I <sub>OL</sub> = 2.1 mA | | _ | _ | 0.4 | V | | | V <sub>IH</sub> | Input high voltage | 4.5 ≤ V <sub>CC</sub> ≤ 5.5 | 1.5 ≤ V <sub>CC</sub> ≤ 5.5 | | | V <sub>CC</sub> + 0.5 | V | | | V <sub>IL</sub> | Input low voltage | $4.5 \le V_{CC} \le 5.5$ | | | _ | 0.8 | V | | | I <sub>IX</sub> | Input leakage current | $GND \le V_1 \le V_{CC}$ | $GND \le V_1 \le V_{CC}$ | | | +1 | μΑ | | | I <sub>OZ</sub> | Output leakage current | $GND \le V_O \le V_{CC}$ , output dis | sabled | -1 | _ | +1 | μА | | | I <sub>CC</sub> | V <sub>CC</sub> operating supply | $f = f_{max} = 1/t_{RC}$ | $V_{CC} = V_{CCmax}$ | _ | 15 | 20 | mΑ | | | | current | f = 1 MHz | I <sub>OUT</sub> = 0 mA, CMOS levels | _ | 2 | 2.5 | | | | I <sub>SB2</sub> <sup>[7]</sup> | Automatic CE power down current — CMOS inputs | $\overline{CE} \ge V_{CC} - 0.2 \text{ V}, V_{IN} \ge V$<br>$f = 0, V_{CC} = V_{CC(max)}$ | $_{\rm CC}$ – 0.2 V or $V_{\rm IN} \le$ 0.2 V, | _ | 1 | 7 | μА | | ### Capacitance | Parameter <sup>[8]</sup> | Description | Test Conditions | Max | Unit | |--------------------------|--------------------|------------------------------------------|-----|------| | C <sub>IN</sub> | Input capacitance | $T_A = 25 \text{C}, f = 1 \text{MHz},$ | 10 | pF | | C <sub>OUT</sub> | Output capacitance | $V_{CC} = V_{CC(typ)}$ | 10 | pF | #### **Thermal Resistance** | Parameter <sup>[8]</sup> | Description | Description Test Conditions | | | | |--------------------------|---------------------------------------|------------------------------------------------------------------------|----|------|--| | $\Theta_{JA}$ | | Still Air, soldered on a 3 × 4.5 inch, two layer printed circuit board | 77 | °C/W | | | Θ <sub>JC</sub> | Thermal resistance (Junction to case) | | 13 | °C/W | | - 3. $V_{IL}(min) = -2.0 \text{ V}$ for pulse durations less than 20 ns for I < 30 mA. - 4. $V_{IH}(max) = V_{CC} + 0.75 \text{ V for pulse durations less than 20 ns.}$ - 4. V<sub>IH</sub>(max) = V<sub>CC</sub> + 0.73 v for pulse durations less than 20 ns. 5. Full Device AC operation assumes a minimum of 100 μs ramp time from 0 to V<sub>CC</sub> (min) and 200 μs wait time after V<sub>CC</sub> stabilization. 6. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ)</sub>, T<sub>A</sub> = 25 °C. 7. Chip enable (CE) and byte enables (BHE and BLE) need to be titled to CMOS levels to meet the I<sub>SB2</sub> / I<sub>CCDR</sub> spec. Other inputs are left floating. - 8. Tested initially after any design or process changes that may affect these parameters. Figure 2. AC Test Loads and Waveforms | Parameters | 5.0 V | Unit | |-----------------|-------|------| | R1 | 1800 | Ω | | R2 | 990 | Ω | | R <sub>TH</sub> | 639 | Ω | | V <sub>TH</sub> | 1.77 | V | #### **Data Retention Characteristics** Over the Operating Range | Parameter | Description | Conditions | Min | <b>Typ</b> <sup>[9]</sup> | Max | Unit | |--------------------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-----|---------------------------|-----|------| | $V_{DR}$ | V <sub>CC</sub> for data retention | | 2 | _ | _ | V | | I <sub>CCDR</sub> [10] | Data retention current | $V_{CC} = 2 \text{ V}, \overline{CE} \ge V_{CC} - 0.2 \text{ V},$<br>$V_{IN} \ge V_{CC} - 0.2 \text{ V or } V_{IN} \le 0.2 \text{ V}$ | - | 1 | 7 | μΑ | | t <sub>CDR</sub> [11] | Chip deselect to data retention time | | 0 | _ | _ | ns | | t <sub>R</sub> <sup>[12]</sup> | Operation recovery time | | 45 | _ | _ | ns | Figure 3. Data Retention Waveform #### Notes - 9. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ)</sub>, T<sub>A</sub> = 25 °C. 10. Chip enable (CE) and byte enables (BHE and BLE) need to be tied to CMOS levels to meet the I<sub>SB2</sub> / I<sub>CCDR</sub> spec. Other inputs are left floating. 11. Tested initially and after any design or process changes that may affect these parameters. 12. Full device operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC(min)</sub> ≥ 100 μs or stable at V<sub>CC(min)</sub> ≥ 100 μs. ### **Switching Characteristics** Over the Operating Range | D 141 | D | 45 ns (Ind | l'I/Auto-A) | 11.2 | |-------------------------------|--------------------------------------------|------------|-------------|------| | Parameter <sup>[13, 14]</sup> | Description | Min | Max | Unit | | Read Cycle | | | • | | | t <sub>RC</sub> | Read cycle time | 45 | _ | ns | | t <sub>AA</sub> | Address to data valid | - | 45 | ns | | t <sub>OHA</sub> | Data hold from address change | 10 | - | ns | | t <sub>ACE</sub> | CE LOW to data valid | - | 45 | ns | | t <sub>DOE</sub> | OE LOW to data valid | - | 22 | ns | | t <sub>LZOE</sub> | OE LOW to LOW Z <sup>[15]</sup> | 5 | - | ns | | t <sub>HZOE</sub> | OE HIGH to High Z <sup>[15, 16]</sup> | - | 18 | ns | | t <sub>LZCE</sub> | CE LOW to Low Z <sup>[15]</sup> | 10 | - | ns | | t <sub>HZCE</sub> | CE HIGH to High Z <sup>[15, 16]</sup> | - | 18 | ns | | t <sub>PU</sub> | CE LOW to power-up | 0 | - | ns | | t <sub>PD</sub> | CE HIGH to power-down | _ | 45 | ns | | t <sub>DBE</sub> | BLE/BHE LOW to data valid | _ | 22 | ns | | t <sub>LZBE</sub> | BLE/BHE LOW to Low Z <sup>[15]</sup> | 5 | - | ns | | t <sub>HZBE</sub> | BLE/BHE HIGH to HIGH Z <sup>[15, 16]</sup> | _ | 18 | ns | | Write Cycle [17] | | | | | | t <sub>WC</sub> | Write cycle time | 45 | - | ns | | t <sub>SCE</sub> | CE LOW to write end | 35 | - | ns | | t <sub>AW</sub> | Address setup to write end | 35 | - | ns | | t <sub>HA</sub> | Address hold from write end | 0 | _ | ns | | t <sub>SA</sub> | Address setup to write start | 0 | - | ns | | t <sub>PWE</sub> | WE pulse width | 35 | - | ns | | t <sub>BW</sub> | BLE/BHE LOW to write end | 35 | _ | ns | | t <sub>SD</sub> | Data setup to write end | 25 | _ | ns | | t <sub>HD</sub> | Data hold from write end | 0 | - | ns | | t <sub>HZWE</sub> | WE LOW to High Z <sup>[15, 16]</sup> | _ | 18 | ns | | t <sub>LZWE</sub> | WE HIGH to Low Z <sup>[15]</sup> | 10 | _ | ns | <sup>13.</sup> Test conditions for all parameters other than tri-state parameters assume signal transition time of 3 ns (1 V/ns) or less, timing reference levels of 1.5 V, input pulse levels of 0 to 3 V, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> as shown in AC Test Loads and Waveforms on page 5. 14. AC timing parameters are subject to byte enable signals (BHE or BLE) not switching when chip is disabled. See application note AN13842 for further clarification. 15. At any temperature and voltage condition, the content of the sees than # **Switching Waveforms** Figure 4. Read Cycle No.1: Address Transition Controlled[18, 19] Figure 5. Read Cycle No. 2: OE Controlled [19, 20] <sup>18. &</sup>lt;u>The</u> device is continuously selected. <u>OE</u>, <u>CE</u> = V<sub>IL</sub>, <u>BHE</u>, <u>BLE</u>, or both = V<sub>IL</sub>. 19. WE is HIGH for read cycle. <sup>20.</sup> Address valid before or similar to $\overline{CE}$ , $\overline{BHE}$ , $\overline{BLE}$ transition LOW. ### Switching Waveforms (continued) Figure 6. Write Cycle No 1: WE Controlled [21, 22, 23] Figure 7. Write Cycle 2: CE Controlled [21, 22, 23] - Notes 21. WE is HIGH for read cycle. 22. Data I/O is high impedance if $\overline{OE} = V_{IH}$ . 23. If $\overline{CE}$ goes HIGH simultaneously with $\overline{WE} = V_{IH}$ , the output remains in a high impedance state. 24. During this period, the I/Os are in output state. Do not apply input signals. # Switching Waveforms (continued) Figure 8. Write Cycle 3: WE controlled, OE LOW [25] Figure 9. Write Cycle 4: BHE/BLE Controlled, OE LOW [25] <sup>25.</sup> If CE goes HIGH simultaneously with $\overline{WE} = V_{IH}$ , the output remains in a high impedance state. 26. During this period, the I/Os are in output state. Do not apply input signals. #### **Truth Table** | <b>CE</b> [27] | WE | OE | BHE | BLE | Inputs/Outputs | Mode | Power | |----------------|----|----|-------------------|-------------------|--------------------------------------------------------------------------------------------------|---------------------|----------------------------| | Н | Х | Х | X <sup>[27]</sup> | X <sup>[27]</sup> | High Z | Deselect/power down | Standby (I <sub>SB</sub> ) | | L | Х | Х | Н | Н | High Z | Output disabled | Active (I <sub>CC</sub> ) | | L | Н | L | L | L | Data out (I/O <sub>0</sub> –I/O <sub>15</sub> ) | Read | Active (I <sub>CC</sub> ) | | L | Н | L | Н | L | Data out (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>I/O <sub>8</sub> –I/O <sub>15</sub> in High-Z | Read | Active (I <sub>CC</sub> ) | | L | Н | L | L | Н | Data out (I/O <sub>8</sub> –I/O <sub>15</sub> );<br>I/O <sub>0</sub> –I/O <sub>7</sub> in High-Z | Read | Active (I <sub>CC</sub> ) | | L | Н | Н | L | L | High Z | Output disabled | Active (I <sub>CC</sub> ) | | L | Н | Н | Н | L | High Z | Output disabled | Active (I <sub>CC</sub> ) | | L | Н | Н | L | Н | High Z | Output disabled | Active (I <sub>CC</sub> ) | | L | L | Х | L | L | Data in (I/O <sub>0</sub> -I/O <sub>15</sub> ) | Write | Active (I <sub>CC</sub> ) | | L | L | X | Н | L | Data in (I/O <sub>0</sub> -I/O <sub>7</sub> );<br>I/O <sub>8</sub> -I/O <sub>15</sub> in High Z | Write | Active (I <sub>CC</sub> ) | | L | L | Х | L | Н | Data in (I/O <sub>8</sub> –I/O <sub>15</sub> );<br>I/O <sub>0</sub> –I/O <sub>7</sub> in High Z | Write | Active (I <sub>CC</sub> ) | Note 27. Chip enable (CE) and byte enables (BHE and BLE) must be at CMOS levels (not floating) to meet the I<sub>SB2</sub> / I<sub>CCDR</sub> spec. Intermediate voltage levels on these pins is not permitted. ### **Ordering Information** | Speed (ns) | Ordering Code | Package<br>Diagram | Package Type | Operating<br>Range | |------------|-------------------|--------------------|------------------------------------------------|--------------------| | 45 | CY62146ELL-45ZSXI | 51-85087 | 44-pin thin small outline package II (Pb-free) | Industrial | | | CY62146ELL-45ZSXA | 51-85087 | 44-pin thin small outline package II (Pb-free) | Automotive-A | Contact your local Cypress sales representative for availability of these parts. #### **Ordering Code Definitions** ## **Package Diagram** Figure 10. 44-Pin TSOP II, 51-85087 # **Acronyms** | Acronym | Description | | | |---------|-----------------------------------------|--|--| | BHE | byte high enable | | | | BLE | byte low enable | | | | CE | chip enable | | | | CMOS | complementary metal oxide semiconductor | | | | I/O | input/output | | | | OE | output enable | | | | SRAM | static random access memory | | | | TSOP | thin small outline package | | | | VFBGA | very fine ball gird array | | | | WE | write enable | | | # **Document Conventions** ### **Units of Measure** | Symbol | Unit of Measure | | | |--------|-----------------|--|--| | C | degrees Celsius | | | | μΑ | microamperes | | | | mA | milliamperes | | | | MHz | megahertz | | | | ns | nanoseconds | | | | pF | picofarads | | | | V | volts | | | | Ω | ohms | | | | W | watts | | | # **Document History Page** | Docume<br>Docume | Document Title: CY62146E MoBL <sup>®</sup> 4-Mbit (256K x 16) Static RAM<br>Document Number: 001-07970 | | | | | | |------------------|--------------------------------------------------------------------------------------------------------|------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------|--|--| | REV. | ECN NO. | Issue Date | Orig. of<br>Change | Description of Change | | | | ** | 463213 | See ECN | NXR | New Data Sheet | | | | *A | 684343 | See ECN | VKN | Added Preliminary Automotive-A Information Updated Ordering Information Table | | | | *B | 925501 | See ECN | VKN | Added footnote #8 related to I <sub>SB2</sub> and I <sub>CCDR</sub> Added footnote #13 related AC timing parameters | | | | *C | 1045260 | See ECN | VKN | Converted Automotive-A specs from preliminary to final | | | | *D | 2073548 | See ECN | VKN/AESA | Corrected typo in the Data Retention Waveform and removed its irrelevant footnote | | | | *E | 2943752 | 06/03/2010 | VKN | Added Contents Added footnote related to chip enable in Truth Table Updated Package Diagram Added Sales, Solutions, and Legal Information | | | | *F | 3109050 | 12/13/2010 | PRAS | Changed Table Footnotes to Footnotes. Added Ordering Code Definitions. | | | | *G | 3149059 | 01/20/2011 | RAME | Updated as per latest template Corrected Errors in Ordering Code Definitions Added Acronyms and Units of Measure table | | | | *H | 3296704 | 06/29/11 | RAME | Removed reference to AN1064 SRAM system guidelines | | | #### Sales, Solutions, and Legal Information #### Worldwide Sales and Design Support Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. #### **Products** Automotive cypress.com/go/automotive Clocks & Buffers cypress.com/go/clocks Interface cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/plc Memory cypress.com/go/memory Optical & Image Sensing cypress.com/go/image PSoC cypress.com/go/psoc Touch Sensing cypress.com/go/touch USB Controllers cypress.com/go/USB Wireless/RF cypress.com/go/wireless #### **PSoC Solutions** psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5 © Cypress Semiconductor Corporation, 2008-2011. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement. Document Number: 001-07970 Rev. \*H Revised June 29, 2011