Description

The AD9656 is a quad, 16-bit, 125 MSPS analog-to-digitalconverter (ADC) with an on-chip sample and hold circuitdesigned for low cost, low power, small size, and ease of use. The device operates at a conversion rate of up to 125 MSPS andis optimized for outstanding dynamic performance and lowpower in applications where a small package size is critical. The ADC requires a single 1.8 V power supply and LVPECL-/CMOS-/LVDS-compatible sample rate clock for full performanceoperation. An external reference or driver components are notrequired for many applications. Individual channel power-down is supported and typically consumes less than 14 mW when all channels are disabled. TheADC contains several features designed to maximize flexibilityand minimize system cost, such as a programmable output clock, data alignment, and digital test pattern generation. The availabledigital test patterns include built-in deterministic and pseudo-random patterns, along with custom user-defined test patternsentered via the serial port interface (SPI).The AD9656 is available in an RoHS compliant, nonmagnetic, 56-lead LFCSP. It is specified over the ?40?C to +85?Cindustrial temperature range.Product Highlights It has a small footprint. Four ADCs are contained in a small, 8 mm ? 8 mm package.? An on-chip phase-locked loop (PLL) allows users to provide a single ADC sampling clock; the PLL multiplies the ADC sampling clock to produce the corresponding JESD204B data rate clock.? The configurable JESD204B output block supports up to 8.0 Gbps per lane.? JESD204B output block supports one, two, and four lane configurations.? Low power of 198 mW per channel at 125 MSPS, two lanes. The SPI control offers a wide range of flexible features to meet specific system requirements.Applications Medical imaging High speed imaging Quadrature radio receivers Diversity radio receivers Portable test equipment


Type:

Part number: AD9656EBZ

More details from Analog Devices Inc.