This application brief describes the behavior of the Texas Instruments (TI(TM)) TMS320C2xx pipeline during an interrupt occurring around the SETC and CLRC instructions. This brief also explains how to change the appropriate bit in the IMR register to protect a block of code without globally disabling interrupts.Each scenario was tested using the TMS320C209SE ('C209SE) DSP and its internal time